John B Sotomayor
Examiner (ID: 832, Phone: (571)272-6978 , Office: P/3646 )
Most Active Art Unit | 3662 |
Art Unit(s) | 3662, 3642, 2202, 3646, 2201, 3641 |
Total Applications | 2701 |
Issued Applications | 2479 |
Pending Applications | 70 |
Abandoned Applications | 152 |
Applications
Application number | Title of the application | Filing Date | Status |
---|---|---|---|
Array
(
[id] => 18430442
[patent_doc_number] => 11675661
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-06-13
[patent_title] => Increased memory access parallelism using parity
[patent_app_type] => utility
[patent_app_number] => 17/882836
[patent_app_country] => US
[patent_app_date] => 2022-08-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 11
[patent_no_of_words] => 14672
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 198
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17882836
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/882836 | Increased memory access parallelism using parity | Aug 7, 2022 | Issued |
Array
(
[id] => 17901898
[patent_doc_number] => 20220311560
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-09-29
[patent_title] => METHODS, SYSTEMS AND APPARATUS FOR SCHEDULING OF SUBFRAMES AND HYBRID AUTOMATIC REPEAT REQUEST (HARQ) FEEDBACK
[patent_app_type] => utility
[patent_app_number] => 17/841018
[patent_app_country] => US
[patent_app_date] => 2022-06-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 26413
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 138
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17841018
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/841018 | Methods, systems and apparatus for scheduling of subframes and hybrid automatic repeat request (HARQ) feedback | Jun 14, 2022 | Issued |
Array
(
[id] => 18357688
[patent_doc_number] => 11646094
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-05-09
[patent_title] => Memory system with error detection
[patent_app_type] => utility
[patent_app_number] => 17/840765
[patent_app_country] => US
[patent_app_date] => 2022-06-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 6531
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 250
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17840765
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/840765 | Memory system with error detection | Jun 14, 2022 | Issued |
Array
(
[id] => 18054697
[patent_doc_number] => 11528094
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-12-13
[patent_title] => Data sending and receiving method and device
[patent_app_type] => utility
[patent_app_number] => 17/829355
[patent_app_country] => US
[patent_app_date] => 2022-05-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 15
[patent_no_of_words] => 16617
[patent_no_of_claims] => 30
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 122
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17829355
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/829355 | Data sending and receiving method and device | May 30, 2022 | Issued |
Array
(
[id] => 18235789
[patent_doc_number] => 11600353
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-03-07
[patent_title] => Test method for memory device, operation method of test device testing memory device, and memory device with self-test function
[patent_app_type] => utility
[patent_app_number] => 17/827845
[patent_app_country] => US
[patent_app_date] => 2022-05-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 25
[patent_figures_cnt] => 28
[patent_no_of_words] => 16398
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17827845
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/827845 | Test method for memory device, operation method of test device testing memory device, and memory device with self-test function | May 29, 2022 | Issued |
Array
(
[id] => 18262117
[patent_doc_number] => 11609818
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-03-21
[patent_title] => Pipelined read-modify-write operations in cache memory
[patent_app_type] => utility
[patent_app_number] => 17/588448
[patent_app_country] => US
[patent_app_date] => 2022-01-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 7599
[patent_no_of_claims] => 17
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 153
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17588448
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/588448 | Pipelined read-modify-write operations in cache memory | Jan 30, 2022 | Issued |
Array
(
[id] => 18303396
[patent_doc_number] => 11625299
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2023-04-11
[patent_title] => Inserting temperature information into a codeword
[patent_app_type] => utility
[patent_app_number] => 17/645183
[patent_app_country] => US
[patent_app_date] => 2021-12-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 16621
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 57
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17645183
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/645183 | Inserting temperature information into a codeword | Dec 19, 2021 | Issued |
Array
(
[id] => 18276052
[patent_doc_number] => 11614996
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-03-28
[patent_title] => Electronic systems, fault detecting methods thereof, system on chips, and bus systems
[patent_app_type] => utility
[patent_app_number] => 17/536580
[patent_app_country] => US
[patent_app_date] => 2021-11-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 13
[patent_no_of_words] => 11023
[patent_no_of_claims] => 6
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 96
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17536580
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/536580 | Electronic systems, fault detecting methods thereof, system on chips, and bus systems | Nov 28, 2021 | Issued |
Array
(
[id] => 18276867
[patent_doc_number] => 11615813
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2023-03-28
[patent_title] => End-to-end fixity check for archival storage based on high-performance integrity test with data quality using self-describing tape format
[patent_app_type] => utility
[patent_app_number] => 17/528443
[patent_app_country] => US
[patent_app_date] => 2021-11-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 12
[patent_no_of_words] => 11631
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 136
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17528443
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/528443 | End-to-end fixity check for archival storage based on high-performance integrity test with data quality using self-describing tape format | Nov 16, 2021 | Issued |
Array
(
[id] => 18316641
[patent_doc_number] => 11630722
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-04-18
[patent_title] => Method and system for decoding data based on association of first memory location and second memory location
[patent_app_type] => utility
[patent_app_number] => 17/503198
[patent_app_country] => US
[patent_app_date] => 2021-10-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 6295
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17503198
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/503198 | Method and system for decoding data based on association of first memory location and second memory location | Oct 14, 2021 | Issued |
Array
(
[id] => 18048601
[patent_doc_number] => 11522563
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2022-12-06
[patent_title] => Processor instructions for iterative decoding operations
[patent_app_type] => utility
[patent_app_number] => 17/500653
[patent_app_country] => US
[patent_app_date] => 2021-10-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 13
[patent_no_of_words] => 10874
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 159
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17500653
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/500653 | Processor instructions for iterative decoding operations | Oct 12, 2021 | Issued |
Array
(
[id] => 17510081
[patent_doc_number] => 20220103185
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-03-31
[patent_title] => TECHNOLOGIES FOR APPLYING A REDUNDANCY ENCODING SCHEME TO SEGMENTED NETWORK PACKETS
[patent_app_type] => utility
[patent_app_number] => 17/490946
[patent_app_country] => US
[patent_app_date] => 2021-09-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 18201
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17490946
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/490946 | Technologies for applying a redundancy encoding scheme to segmented network packets | Sep 29, 2021 | Issued |
Array
(
[id] => 17345796
[patent_doc_number] => 20220012127
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-01-13
[patent_title] => MEMORY MODULE, ERROR CORRECTION METHOD OF MEMORY CONTROLLER CONTROLLING THE SAME, AND COMPUTING SYSTEM INCLUDING THE SAME
[patent_app_type] => utility
[patent_app_number] => 17/487506
[patent_app_country] => US
[patent_app_date] => 2021-09-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7802
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -6
[patent_words_short_claim] => 95
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17487506
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/487506 | Memory module, error correction method of memory controller controlling the same, and computing system including the same | Sep 27, 2021 | Issued |
Array
(
[id] => 17345797
[patent_doc_number] => 20220012128
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-01-13
[patent_title] => MEMORY CONTROLLER, MEMORY SYSTEM INCLUDING THE SAME, AND METHOD OF OPERATING THE MEMORY CONTROLLER
[patent_app_type] => utility
[patent_app_number] => 17/448995
[patent_app_country] => US
[patent_app_date] => 2021-09-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10604
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 152
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17448995
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/448995 | Memory controller, memory system including the same, and method of operating the memory controller | Sep 26, 2021 | Issued |
Array
(
[id] => 17675023
[patent_doc_number] => 20220188190
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-16
[patent_title] => STORAGE MANAGEMENT SYSTEM AND MANAGEMENT METHOD
[patent_app_type] => utility
[patent_app_number] => 17/470224
[patent_app_country] => US
[patent_app_date] => 2021-09-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8186
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -8
[patent_words_short_claim] => 184
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17470224
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/470224 | Storage management system and management method | Sep 8, 2021 | Issued |
Array
(
[id] => 18087334
[patent_doc_number] => 11537469
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-12-27
[patent_title] => Method, memory controller, and memory system for reading data stored in flash memory
[patent_app_type] => utility
[patent_app_number] => 17/468704
[patent_app_country] => US
[patent_app_date] => 2021-09-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 15
[patent_no_of_words] => 14539
[patent_no_of_claims] => 10
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 131
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17468704
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/468704 | Method, memory controller, and memory system for reading data stored in flash memory | Sep 7, 2021 | Issued |
Array
(
[id] => 18087336
[patent_doc_number] => 11537471
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-12-27
[patent_title] => Memory controller, memory system including the same, and method of operating the memory controller
[patent_app_type] => utility
[patent_app_number] => 17/469377
[patent_app_country] => US
[patent_app_date] => 2021-09-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 14
[patent_no_of_words] => 10604
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 86
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17469377
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/469377 | Memory controller, memory system including the same, and method of operating the memory controller | Sep 7, 2021 | Issued |
Array
(
[id] => 18223499
[patent_doc_number] => 20230062493
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-02
[patent_title] => Storage System and Method for Performing a Targeted Read Scrub Operation During Intensive Host Reads
[patent_app_type] => utility
[patent_app_number] => 17/465192
[patent_app_country] => US
[patent_app_date] => 2021-09-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5322
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 43
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17465192
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/465192 | Storage system and method for performing a targeted read scrub operation during intensive host reads | Sep 1, 2021 | Issued |
Array
(
[id] => 18291372
[patent_doc_number] => 11620242
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-04-04
[patent_title] => Determining write commands for deletion in a host interface
[patent_app_type] => utility
[patent_app_number] => 17/461176
[patent_app_country] => US
[patent_app_date] => 2021-08-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 4
[patent_no_of_words] => 8057
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 68
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17461176
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/461176 | Determining write commands for deletion in a host interface | Aug 29, 2021 | Issued |
Array
(
[id] => 18262114
[patent_doc_number] => 11609815
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2023-03-21
[patent_title] => Semicoductor device and operation method thereof
[patent_app_type] => utility
[patent_app_number] => 17/461532
[patent_app_country] => US
[patent_app_date] => 2021-08-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 6
[patent_no_of_words] => 6708
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 102
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17461532
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/461532 | Semicoductor device and operation method thereof | Aug 29, 2021 | Issued |