Omar Ramadan
Examiner (ID: 9999)
Most Active Art Unit | 1678 |
Art Unit(s) | 1678 |
Total Applications | 90 |
Issued Applications | 0 |
Pending Applications | 85 |
Abandoned Applications | 5 |
Applications
Application number | Title of the application | Filing Date | Status |
---|---|---|---|
Array
(
[id] => 16981813
[patent_doc_number] => 20210226050
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-07-22
[patent_title] => 3D SEMICONDUCTOR DEVICE AND STRUCTURE WITH MEMORY
[patent_app_type] => utility
[patent_app_number] => 17/222784
[patent_app_country] => US
[patent_app_date] => 2021-04-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 25568
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 220
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17222784
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/222784 | 3D semiconductor device and structure with memory | Apr 4, 2021 | Issued |
Array
(
[id] => 16873734
[patent_doc_number] => 20210167201
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-06-03
[patent_title] => 3D SEMICONDUCTOR DEVICE AND STRUCTURE WITH MEMORY
[patent_app_type] => utility
[patent_app_number] => 17/176146
[patent_app_country] => US
[patent_app_date] => 2021-02-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 25562
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 224
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17176146
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/176146 | 3D semiconductor device and structure with memory | Feb 14, 2021 | Issued |
Array
(
[id] => 16920132
[patent_doc_number] => 20210193224
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-06-24
[patent_title] => SOURCE LINE CONFIGURATION FOR A MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/111019
[patent_app_country] => US
[patent_app_date] => 2020-12-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16743
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17111019
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/111019 | Source line configuration for a memory device | Dec 2, 2020 | Issued |
Array
(
[id] => 17025197
[patent_doc_number] => 20210249069
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-08-12
[patent_title] => LOW-POWER SRAM MEMORY CELL AND APPLICATION STRUCTURE THEREOF
[patent_app_type] => utility
[patent_app_number] => 17/051783
[patent_app_country] => US
[patent_app_date] => 2020-06-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2810
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -1
[patent_words_short_claim] => 518
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17051783
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/051783 | Low-power SRAM memory cell and application structure thereof | Jun 16, 2020 | Issued |
Array
(
[id] => 17137466
[patent_doc_number] => 11139031
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-10-05
[patent_title] => Neighbor word line compensation full sequence program scheme
[patent_app_type] => utility
[patent_app_number] => 16/903886
[patent_app_country] => US
[patent_app_date] => 2020-06-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 20
[patent_figures_cnt] => 30
[patent_no_of_words] => 13094
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 215
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16903886
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/903886 | Neighbor word line compensation full sequence program scheme | Jun 16, 2020 | Issued |
Array
(
[id] => 16911218
[patent_doc_number] => 11043266
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-06-22
[patent_title] => Multi-level read after heating event in non-volatile storage
[patent_app_type] => utility
[patent_app_number] => 16/901524
[patent_app_country] => US
[patent_app_date] => 2020-06-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 20
[patent_figures_cnt] => 23
[patent_no_of_words] => 15371
[patent_no_of_claims] => 21
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 113
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16901524
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/901524 | Multi-level read after heating event in non-volatile storage | Jun 14, 2020 | Issued |
Array
(
[id] => 17107245
[patent_doc_number] => 11127470
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-09-21
[patent_title] => Semiconductor memory device
[patent_app_type] => utility
[patent_app_number] => 16/902145
[patent_app_country] => US
[patent_app_date] => 2020-06-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 22
[patent_figures_cnt] => 37
[patent_no_of_words] => 13297
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 170
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16902145
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/902145 | Semiconductor memory device | Jun 14, 2020 | Issued |
Array
(
[id] => 17062900
[patent_doc_number] => 11107509
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-08-31
[patent_title] => Continuous sensing to determine read points
[patent_app_type] => utility
[patent_app_number] => 16/900531
[patent_app_country] => US
[patent_app_date] => 2020-06-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 17
[patent_no_of_words] => 17962
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 162
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16900531
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/900531 | Continuous sensing to determine read points | Jun 11, 2020 | Issued |
Array
(
[id] => 17047815
[patent_doc_number] => 11101005
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-24
[patent_title] => Memory device to execute read operation using read target voltage
[patent_app_type] => utility
[patent_app_number] => 16/891407
[patent_app_country] => US
[patent_app_date] => 2020-06-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 34
[patent_figures_cnt] => 41
[patent_no_of_words] => 32728
[patent_no_of_claims] => 12
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 536
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16891407
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/891407 | Memory device to execute read operation using read target voltage | Jun 2, 2020 | Issued |
Array
(
[id] => 17165962
[patent_doc_number] => 11152070
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-10-19
[patent_title] => Memory device including page buffer and method of operating the memory device
[patent_app_type] => utility
[patent_app_number] => 16/890574
[patent_app_country] => US
[patent_app_date] => 2020-06-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 13
[patent_no_of_words] => 12739
[patent_no_of_claims] => 25
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 116
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16890574
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/890574 | Memory device including page buffer and method of operating the memory device | Jun 1, 2020 | Issued |
Array
(
[id] => 17181135
[patent_doc_number] => 11158384
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-10-26
[patent_title] => Apparatus and methods for configurable bit line isolation in non-volatile memory
[patent_app_type] => utility
[patent_app_number] => 16/878919
[patent_app_country] => US
[patent_app_date] => 2020-05-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 22
[patent_figures_cnt] => 30
[patent_no_of_words] => 18066
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 134
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16878919
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/878919 | Apparatus and methods for configurable bit line isolation in non-volatile memory | May 19, 2020 | Issued |
Array
(
[id] => 16256535
[patent_doc_number] => 20200265910
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-08-20
[patent_title] => ADAPTING FLASH MEMORY PROGRAMMING PARAMETERS FOR HIGH ENDURANCE AND STEADY PERFORMANCE
[patent_app_type] => utility
[patent_app_number] => 16/866483
[patent_app_country] => US
[patent_app_date] => 2020-05-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6803
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 74
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16866483
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/866483 | Adapting flash memory programming parameters for high endurance and steady performance | May 3, 2020 | Issued |
Array
(
[id] => 17115280
[patent_doc_number] => 20210295877
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-09-23
[patent_title] => CIRCUIT LAYOUT STRUCTURE FOR VOLATILE MEMORY MODULES AND MEMORY STORAGE DEVICE
[patent_app_type] => utility
[patent_app_number] => 16/858748
[patent_app_country] => US
[patent_app_date] => 2020-04-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6057
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 156
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16858748
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/858748 | Circuit layout structure for volatile memory modules and memory storage device | Apr 26, 2020 | Issued |
Array
(
[id] => 17018200
[patent_doc_number] => 11087845
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-10
[patent_title] => Nonvolatile semiconductor memory including a read operation
[patent_app_type] => utility
[patent_app_number] => 16/844258
[patent_app_country] => US
[patent_app_date] => 2020-04-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 22
[patent_no_of_words] => 11842
[patent_no_of_claims] => 17
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 381
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16844258
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/844258 | Nonvolatile semiconductor memory including a read operation | Apr 8, 2020 | Issued |
Array
(
[id] => 16193925
[patent_doc_number] => 20200234774
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-07-23
[patent_title] => SEMICONDUCTOR MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 16/841377
[patent_app_country] => US
[patent_app_date] => 2020-04-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 18974
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -10
[patent_words_short_claim] => 357
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16841377
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/841377 | Semiconductor memory device that includes block decoders each having plural transistors and a latch circuit | Apr 5, 2020 | Issued |
Array
(
[id] => 16193893
[patent_doc_number] => 20200234742
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-07-23
[patent_title] => MULTI-LEVEL SENSING CIRCUIT AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/841220
[patent_app_country] => US
[patent_app_date] => 2020-04-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7630
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16841220
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/841220 | Multi-level sensing circuit and semiconductor memory device including the same | Apr 5, 2020 | Issued |
Array
(
[id] => 16193892
[patent_doc_number] => 20200234741
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-07-23
[patent_title] => MULTI-LEVEL SENSING CIRCUIT AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/841110
[patent_app_country] => US
[patent_app_date] => 2020-04-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7625
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -9
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16841110
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/841110 | Multi-level sensing circuit and semiconductor memory device including the same | Apr 5, 2020 | Issued |
Array
(
[id] => 17107239
[patent_doc_number] => 11127464
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-09-21
[patent_title] => Method of programming 3D memory device and related 3D memory device
[patent_app_type] => utility
[patent_app_number] => 16/827682
[patent_app_country] => US
[patent_app_date] => 2020-03-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 8
[patent_no_of_words] => 3935
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 207
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16827682
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/827682 | Method of programming 3D memory device and related 3D memory device | Mar 22, 2020 | Issued |
Array
(
[id] => 16601296
[patent_doc_number] => 20210027827
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-01-28
[patent_title] => CALIBRATION CIRCUIT FOR CONTROLLING RESISTANCE OF OUTPUT DRIVER CIRCUIT, MEMORY DEVICE INCLUDING THE SAME, AND OPERATING METHOD OF THE MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 16/822164
[patent_app_country] => US
[patent_app_date] => 2020-03-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10116
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 153
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16822164
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/822164 | Calibration circuit for controlling resistance of output driver circuit, memory device including the same, and operating method of the memory device | Mar 17, 2020 | Issued |
Array
(
[id] => 17137474
[patent_doc_number] => 11139039
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-10-05
[patent_title] => Memory device having memory cell and current detection circuit
[patent_app_type] => utility
[patent_app_number] => 16/816900
[patent_app_country] => US
[patent_app_date] => 2020-03-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 3302
[patent_no_of_claims] => 12
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 144
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16816900
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/816900 | Memory device having memory cell and current detection circuit | Mar 11, 2020 | Issued |