Search

Alvin H. Tan

Examiner (ID: 16831, Phone: (571)272-8595 , Office: P/2172 )

Most Active Art Unit
2172
Art Unit(s)
2144, 2118, 2178, 2173, 2172
Total Applications
694
Issued Applications
341
Pending Applications
87
Abandoned Applications
276

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 12416931 [patent_doc_number] => 09972592 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2018-05-15 [patent_title] => Bumped land grid array [patent_app_type] => utility [patent_app_number] => 15/200943 [patent_app_country] => US [patent_app_date] => 2016-07-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 13 [patent_no_of_words] => 7972 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 150 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15200943 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/200943
Bumped land grid array Jun 30, 2016 Issued
Array ( [id] => 11446260 [patent_doc_number] => 20170047280 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-02-16 [patent_title] => 'SEMICONDUCTOR DEVICE' [patent_app_type] => utility [patent_app_number] => 15/200972 [patent_app_country] => US [patent_app_date] => 2016-07-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 5835 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15200972 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/200972
Semiconductor device Jun 30, 2016 Issued
Array ( [id] => 11103831 [patent_doc_number] => 20160300802 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-10-13 [patent_title] => 'ACTIVATING REACTIONS IN INTEGRATED CIRCUITS THROUGH ELECTRICAL DISCHARGE' [patent_app_type] => utility [patent_app_number] => 15/187873 [patent_app_country] => US [patent_app_date] => 2016-06-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 4159 [patent_no_of_claims] => 9 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15187873 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/187873
Activating reactions in integrated circuits through electrical discharge Jun 20, 2016 Issued
Array ( [id] => 11087722 [patent_doc_number] => 20160284691 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-09-29 [patent_title] => 'NPN HETEROJUNCTION BIPOLAR TRANSISTOR IN CMOS FLOW' [patent_app_type] => utility [patent_app_number] => 15/172559 [patent_app_country] => US [patent_app_date] => 2016-06-03 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 23 [patent_figures_cnt] => 23 [patent_no_of_words] => 6443 [patent_no_of_claims] => 9 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15172559 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/172559
NPN heterojunction bipolar transistor in CMOS flow Jun 2, 2016 Issued
Array ( [id] => 11915236 [patent_doc_number] => 09783413 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-10-10 [patent_title] => 'MEMS isolation structures' [patent_app_type] => utility [patent_app_number] => 15/166019 [patent_app_country] => US [patent_app_date] => 2016-05-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 50 [patent_figures_cnt] => 95 [patent_no_of_words] => 14959 [patent_no_of_claims] => 25 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 99 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15166019 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/166019
MEMS isolation structures May 25, 2016 Issued
Array ( [id] => 11831767 [patent_doc_number] => 09728516 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-08-08 [patent_title] => 'Electric apparatus including electric patterns for suppressing solder bridges' [patent_app_type] => utility [patent_app_number] => 15/164502 [patent_app_country] => US [patent_app_date] => 2016-05-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 18 [patent_figures_cnt] => 32 [patent_no_of_words] => 11364 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 158 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15164502 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/164502
Electric apparatus including electric patterns for suppressing solder bridges May 24, 2016 Issued
Array ( [id] => 11417527 [patent_doc_number] => 09564360 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-02-07 [patent_title] => 'Substrate processing method and method of manufacturing semiconductor device' [patent_app_type] => utility [patent_app_number] => 15/164625 [patent_app_country] => US [patent_app_date] => 2016-05-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 19 [patent_no_of_words] => 9472 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 198 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15164625 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/164625
Substrate processing method and method of manufacturing semiconductor device May 24, 2016 Issued
Array ( [id] => 11503058 [patent_doc_number] => 20170077244 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-03-16 [patent_title] => 'SEMICONDUCTOR DEVICE AND METHOD OF FORMING THE SAME' [patent_app_type] => utility [patent_app_number] => 15/164824 [patent_app_country] => US [patent_app_date] => 2016-05-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 12 [patent_no_of_words] => 6508 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15164824 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/164824
Semiconductor device and method of forming the same May 24, 2016 Issued
Array ( [id] => 15078029 [patent_doc_number] => 10468515 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-11-05 [patent_title] => Semiconductor device and power converter [patent_app_type] => utility [patent_app_number] => 15/164677 [patent_app_country] => US [patent_app_date] => 2016-05-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 6 [patent_no_of_words] => 6699 [patent_no_of_claims] => 21 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 328 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15164677 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/164677
Semiconductor device and power converter May 24, 2016 Issued
Array ( [id] => 13006091 [patent_doc_number] => 10026720 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2018-07-17 [patent_title] => Semiconductor structure and a method of making thereof [patent_app_type] => utility [patent_app_number] => 15/164866 [patent_app_country] => US [patent_app_date] => 2016-05-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 21 [patent_figures_cnt] => 39 [patent_no_of_words] => 5777 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 136 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15164866 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/164866
Semiconductor structure and a method of making thereof May 24, 2016 Issued
Array ( [id] => 11057450 [patent_doc_number] => 20160254412 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-09-01 [patent_title] => 'TEXTURED OPTOELECTRONIC DEVICES AND ASSOCIATED METHODS OF MANUFACTURE' [patent_app_type] => utility [patent_app_number] => 15/149740 [patent_app_country] => US [patent_app_date] => 2016-05-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 2864 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15149740 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/149740
Textured optoelectronic devices and associated methods of manufacture May 8, 2016 Issued
Array ( [id] => 11050964 [patent_doc_number] => 20160247922 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-08-25 [patent_title] => 'SEMICONDUCTOR DEVICES AND FABRICATION METHOD THEREOF' [patent_app_type] => utility [patent_app_number] => 15/147397 [patent_app_country] => US [patent_app_date] => 2016-05-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 8541 [patent_no_of_claims] => 10 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15147397 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/147397
Semiconductor devices and fabrication method thereof May 4, 2016 Issued
Array ( [id] => 11028664 [patent_doc_number] => 20160225621 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-08-04 [patent_title] => 'SEMICONDUCTOR DEVICES AND METHODS OF FABRICATING THE SAME' [patent_app_type] => utility [patent_app_number] => 15/097369 [patent_app_country] => US [patent_app_date] => 2016-04-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 39 [patent_figures_cnt] => 39 [patent_no_of_words] => 9661 [patent_no_of_claims] => 9 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15097369 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/097369
Semiconductor devices and methods of fabricating the same Apr 12, 2016 Issued
Array ( [id] => 11932551 [patent_doc_number] => 09799554 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-10-24 [patent_title] => 'Method for coating a substrate' [patent_app_type] => utility [patent_app_number] => 15/093834 [patent_app_country] => US [patent_app_date] => 2016-04-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 4 [patent_no_of_words] => 2356 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 97 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15093834 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/093834
Method for coating a substrate Apr 7, 2016 Issued
Array ( [id] => 11028941 [patent_doc_number] => 20160225897 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-08-04 [patent_title] => 'SCHEME TO ALIGN LDMOS DRAIN EXTENSION TO MOAT' [patent_app_type] => utility [patent_app_number] => 15/093277 [patent_app_country] => US [patent_app_date] => 2016-04-07 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 10 [patent_no_of_words] => 5631 [patent_no_of_claims] => 12 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15093277 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/093277
Scheme to align LDMOS drain extension to moat Apr 6, 2016 Issued
Array ( [id] => 11007246 [patent_doc_number] => 20160204198 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-07-14 [patent_title] => 'HIGH MOBILITY TRANSISTORS' [patent_app_type] => utility [patent_app_number] => 15/079399 [patent_app_country] => US [patent_app_date] => 2016-03-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 22 [patent_figures_cnt] => 22 [patent_no_of_words] => 4574 [patent_no_of_claims] => 9 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15079399 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/079399
HIGH MOBILITY TRANSISTORS Mar 23, 2016 Abandoned
Array ( [id] => 11028717 [patent_doc_number] => 20160225673 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-08-04 [patent_title] => 'HIGH MOBILITY TRANSISTORS' [patent_app_type] => utility [patent_app_number] => 15/079414 [patent_app_country] => US [patent_app_date] => 2016-03-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 22 [patent_figures_cnt] => 22 [patent_no_of_words] => 4574 [patent_no_of_claims] => 15 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15079414 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/079414
High mobility transistors Mar 23, 2016 Issued
Array ( [id] => 13174095 [patent_doc_number] => 10103171 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2018-10-16 [patent_title] => Metal on elongated contacts [patent_app_type] => utility [patent_app_number] => 15/066297 [patent_app_country] => US [patent_app_date] => 2016-03-10 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 19 [patent_figures_cnt] => 31 [patent_no_of_words] => 6620 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 131 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15066297 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/066297
Metal on elongated contacts Mar 9, 2016 Issued
Array ( [id] => 12162365 [patent_doc_number] => 20180033631 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-02-01 [patent_title] => 'SELF-ALIGNING SOURCE, DRAIN AND GATE PROCESS FOR III-V NITRIDE MISHEMTS' [patent_app_type] => utility [patent_app_number] => 15/551821 [patent_app_country] => US [patent_app_date] => 2016-03-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 4290 [patent_no_of_claims] => 24 [patent_no_of_ind_claims] => 5 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15551821 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/551821
Self-aligning source, drain and gate process for III-V nitride MISHEMTs Mar 8, 2016 Issued
Array ( [id] => 11891189 [patent_doc_number] => 09761757 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-09-12 [patent_title] => 'III-nitride nanowire LED with strain modified surface active region and method of making thereof' [patent_app_type] => utility [patent_app_number] => 15/060950 [patent_app_country] => US [patent_app_date] => 2016-03-04 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 12 [patent_no_of_words] => 5272 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 113 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15060950 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/060950
III-nitride nanowire LED with strain modified surface active region and method of making thereof Mar 3, 2016 Issued
Menu