
Angela R. Holmes
Examiner (ID: 13286, Phone: (571)270-3357 , Office: P/2497 )
| Most Active Art Unit | 2497 |
| Art Unit(s) | 2497, 2498, 2438 |
| Total Applications | 433 |
| Issued Applications | 374 |
| Pending Applications | 1 |
| Abandoned Applications | 61 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17207623
[patent_doc_number] => 11167981
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-11-09
[patent_title] => Semiconductor device and method of producing a semiconductor device
[patent_app_type] => utility
[patent_app_number] => 16/669411
[patent_app_country] => US
[patent_app_date] => 2019-10-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 18
[patent_figures_cnt] => 18
[patent_no_of_words] => 9582
[patent_no_of_claims] => 11
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 70
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16669411
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/669411 | Semiconductor device and method of producing a semiconductor device | Oct 29, 2019 | Issued |
Array
(
[id] => 16487744
[patent_doc_number] => 20200381353
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-12-03
[patent_title] => Cuprous Oxide Devices and Formation Methods
[patent_app_type] => utility
[patent_app_number] => 16/668721
[patent_app_country] => US
[patent_app_date] => 2019-10-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6690
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 30
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16668721
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/668721 | Cuprous oxide devices and formation methods | Oct 29, 2019 | Issued |
Array
(
[id] => 17529911
[patent_doc_number] => 11302610
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-04-12
[patent_title] => Semiconductor package and method of fabricating a semiconductor package
[patent_app_type] => utility
[patent_app_number] => 16/668038
[patent_app_country] => US
[patent_app_date] => 2019-10-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 15
[patent_no_of_words] => 9120
[patent_no_of_claims] => 8
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 233
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16668038
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/668038 | Semiconductor package and method of fabricating a semiconductor package | Oct 29, 2019 | Issued |
Array
(
[id] => 17591361
[patent_doc_number] => 11329647
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-05-10
[patent_title] => Radio frequency switch circuit
[patent_app_type] => utility
[patent_app_number] => 16/667867
[patent_app_country] => US
[patent_app_date] => 2019-10-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 16
[patent_no_of_words] => 6371
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 97
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16667867
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/667867 | Radio frequency switch circuit | Oct 28, 2019 | Issued |
Array
(
[id] => 15532887
[patent_doc_number] => 20200058749
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-02-20
[patent_title] => TRANSISTOR LAYOUT TO REDUCE KINK EFFECT
[patent_app_type] => utility
[patent_app_number] => 16/661108
[patent_app_country] => US
[patent_app_date] => 2019-10-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8288
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16661108
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/661108 | Transistor layout to reduce kink effect | Oct 22, 2019 | Issued |
Array
(
[id] => 19123621
[patent_doc_number] => 11967616
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-04-23
[patent_title] => Vertical silicon carbide power MOSFET and IGBT and a method of manufacturing the same
[patent_app_type] => utility
[patent_app_number] => 17/311392
[patent_app_country] => US
[patent_app_date] => 2019-10-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 9
[patent_no_of_words] => 3510
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 120
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17311392
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/311392 | Vertical silicon carbide power MOSFET and IGBT and a method of manufacturing the same | Oct 21, 2019 | Issued |
Array
(
[id] => 15503321
[patent_doc_number] => 20200051849
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-02-13
[patent_title] => Methods of Forming Memory Arrays
[patent_app_type] => utility
[patent_app_number] => 16/659486
[patent_app_country] => US
[patent_app_date] => 2019-10-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9356
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 87
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16659486
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/659486 | Methods of forming memory arrays | Oct 20, 2019 | Issued |
Array
(
[id] => 19444687
[patent_doc_number] => 12094979
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-09-17
[patent_title] => Method for manufacturing semiconductor device
[patent_app_type] => utility
[patent_app_number] => 17/285401
[patent_app_country] => US
[patent_app_date] => 2019-10-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 36
[patent_figures_cnt] => 113
[patent_no_of_words] => 47310
[patent_no_of_claims] => 6
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 231
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17285401
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/285401 | Method for manufacturing semiconductor device | Oct 16, 2019 | Issued |
Array
(
[id] => 17518550
[patent_doc_number] => 11297727
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-04-05
[patent_title] => Power electronic module
[patent_app_type] => utility
[patent_app_number] => 16/598131
[patent_app_country] => US
[patent_app_date] => 2019-10-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 3
[patent_figures_cnt] => 5
[patent_no_of_words] => 2050
[patent_no_of_claims] => 1
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 129
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16598131
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/598131 | Power electronic module | Oct 9, 2019 | Issued |
Array
(
[id] => 16536782
[patent_doc_number] => 10879397
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2020-12-29
[patent_title] => Semiconductor structure
[patent_app_type] => utility
[patent_app_number] => 16/595875
[patent_app_country] => US
[patent_app_date] => 2019-10-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 11
[patent_no_of_words] => 5877
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 217
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16595875
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/595875 | Semiconductor structure | Oct 7, 2019 | Issued |
Array
(
[id] => 17536681
[patent_doc_number] => 20220115290
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-04-14
[patent_title] => SEMICONDUCTOR COMPONENT ARRANGEMENT, METHOD FOR FABRICATION THEREOF AND HEAT DISSIPATION DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/285295
[patent_app_country] => US
[patent_app_date] => 2019-10-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7199
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 169
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17285295
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/285295 | Semiconductor component arrangement, method for fabrication thereof and heat dissipation device | Oct 7, 2019 | Issued |
Array
(
[id] => 16789190
[patent_doc_number] => 10991629
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-04-27
[patent_title] => Method of forming protection layer in FinFET device
[patent_app_type] => utility
[patent_app_number] => 16/583052
[patent_app_country] => US
[patent_app_date] => 2019-09-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 26
[patent_figures_cnt] => 26
[patent_no_of_words] => 5813
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 172
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16583052
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/583052 | Method of forming protection layer in FinFET device | Sep 24, 2019 | Issued |
Array
(
[id] => 15718181
[patent_doc_number] => 20200105858
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-04-02
[patent_title] => DISPLAY APPRATUS AND METHOD OF MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/580042
[patent_app_country] => US
[patent_app_date] => 2019-09-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9183
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 126
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16580042
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/580042 | Display apparatus and method of manufacturing the same | Sep 23, 2019 | Issued |
Array
(
[id] => 17032852
[patent_doc_number] => 11094670
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-17
[patent_title] => Semiconductor device assemblies including multiple shingled stacks of semiconductor dies
[patent_app_type] => utility
[patent_app_number] => 16/578592
[patent_app_country] => US
[patent_app_date] => 2019-09-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 11
[patent_no_of_words] => 4047
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16578592
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/578592 | Semiconductor device assemblies including multiple shingled stacks of semiconductor dies | Sep 22, 2019 | Issued |
Array
(
[id] => 16739026
[patent_doc_number] => 10964692
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-03-30
[patent_title] => Through silicon via design for stacking integrated circuits
[patent_app_type] => utility
[patent_app_number] => 16/578299
[patent_app_country] => US
[patent_app_date] => 2019-09-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 17
[patent_no_of_words] => 7774
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 223
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16578299
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/578299 | Through silicon via design for stacking integrated circuits | Sep 20, 2019 | Issued |
Array
(
[id] => 15351773
[patent_doc_number] => 20200013778
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-01-09
[patent_title] => METAL GATE MODULATION TO IMPROVE KINK EFFECT
[patent_app_type] => utility
[patent_app_number] => 16/574205
[patent_app_country] => US
[patent_app_date] => 2019-09-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11224
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16574205
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/574205 | Metal gate modulation to improve kink effect | Sep 17, 2019 | Issued |
Array
(
[id] => 17949215
[patent_doc_number] => 20220336234
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-10-20
[patent_title] => METHOD OF FABRICATING A LATTICE STRUCTURE
[patent_app_type] => utility
[patent_app_number] => 17/753820
[patent_app_country] => US
[patent_app_date] => 2019-09-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4746
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 41
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17753820
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/753820 | METHOD OF FABRICATING A LATTICE STRUCTURE | Sep 15, 2019 | Abandoned |
Array
(
[id] => 16402401
[patent_doc_number] => 20200343259
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-10-29
[patent_title] => VERTICAL SEMICONDUCTOR DEVICES
[patent_app_type] => utility
[patent_app_number] => 16/562919
[patent_app_country] => US
[patent_app_date] => 2019-09-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10209
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 146
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16562919
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/562919 | Vertical semiconductor devices | Sep 5, 2019 | Issued |
Array
(
[id] => 16080849
[patent_doc_number] => 20200194411
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-06-18
[patent_title] => PHOTOCOUPLER AND PACKAGING MEMBER THEREOF
[patent_app_type] => utility
[patent_app_number] => 16/562886
[patent_app_country] => US
[patent_app_date] => 2019-09-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5832
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -11
[patent_words_short_claim] => 412
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16562886
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/562886 | Photocoupler and packaging member thereof | Sep 5, 2019 | Issued |
Array
(
[id] => 16692272
[patent_doc_number] => 20210074751
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-03-11
[patent_title] => IMAGE SENSOR WITH REDUCED PETAL FLARE
[patent_app_type] => utility
[patent_app_number] => 16/563052
[patent_app_country] => US
[patent_app_date] => 2019-09-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3884
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 132
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16563052
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/563052 | Image sensor with reduced petal flare | Sep 5, 2019 | Issued |