Christopher E Dunay
Examiner (ID: 1458, Phone: (571)270-1222 , Office: P/2875 )
Most Active Art Unit | 2875 |
Art Unit(s) | 2875 |
Total Applications | 722 |
Issued Applications | 487 |
Pending Applications | 67 |
Abandoned Applications | 168 |
Applications
Application number | Title of the application | Filing Date | Status |
---|---|---|---|
Array
(
[id] => 9737699
[patent_doc_number] => 20140273418
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2014-09-18
[patent_title] => 'BACK-GATED SUBSTRATE AND SEMICONDUCTOR DEVICE, AND RELATED METHOD OF FABRICATION'
[patent_app_type] => utility
[patent_app_number] => 13/803856
[patent_app_country] => US
[patent_app_date] => 2013-03-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 3872
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13803856
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/803856 | Back-gated substrate and semiconductor device, and related method of fabrication | Mar 13, 2013 | Issued |
Array
(
[id] => 9530031
[patent_doc_number] => 08753902
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2014-06-17
[patent_title] => 'Method of controlling etching process for forming epitaxial structure'
[patent_app_type] => utility
[patent_app_number] => 13/802494
[patent_app_country] => US
[patent_app_date] => 2013-03-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 3
[patent_figures_cnt] => 6
[patent_no_of_words] => 3413
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 79
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13802494
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/802494 | Method of controlling etching process for forming epitaxial structure | Mar 12, 2013 | Issued |
Array
(
[id] => 10892842
[patent_doc_number] => 08916454
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2014-12-23
[patent_title] => 'Method for making semiconducting single wall carbon nanotubes'
[patent_app_type] => utility
[patent_app_number] => 13/798789
[patent_app_country] => US
[patent_app_date] => 2013-03-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 5
[patent_no_of_words] => 4935
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 127
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13798789
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/798789 | Method for making semiconducting single wall carbon nanotubes | Mar 12, 2013 | Issued |
Array
(
[id] => 9817590
[patent_doc_number] => 08927373
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2015-01-06
[patent_title] => 'Methods of fabricating non-planar transistors including current enhancing structures'
[patent_app_type] => utility
[patent_app_number] => 13/801001
[patent_app_country] => US
[patent_app_date] => 2013-03-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 16
[patent_no_of_words] => 6315
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 113
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13801001
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/801001 | Methods of fabricating non-planar transistors including current enhancing structures | Mar 12, 2013 | Issued |
Array
(
[id] => 9054691
[patent_doc_number] => 20130252405
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2013-09-26
[patent_title] => 'METHOD FOR MAKING SEMICONDUCTING SINGLE WALL CARBON NANOTUBES'
[patent_app_type] => utility
[patent_app_number] => 13/798802
[patent_app_country] => US
[patent_app_date] => 2013-03-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 4883
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13798802
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/798802 | Method for making semiconducting single wall carbon nanotubes | Mar 12, 2013 | Issued |
Array
(
[id] => 10892783
[patent_doc_number] => 08916395
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2014-12-23
[patent_title] => 'Metallic and semiconducting carbon nanotube sorting'
[patent_app_type] => utility
[patent_app_number] => 13/798465
[patent_app_country] => US
[patent_app_date] => 2013-03-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 7
[patent_no_of_words] => 5277
[patent_no_of_claims] => 4
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 72
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13798465
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/798465 | Metallic and semiconducting carbon nanotube sorting | Mar 12, 2013 | Issued |
Array
(
[id] => 9608131
[patent_doc_number] => 08785298
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2014-07-22
[patent_title] => 'Method of singulating a thin semiconductor wafer'
[patent_app_type] => utility
[patent_app_number] => 13/796384
[patent_app_country] => US
[patent_app_date] => 2013-03-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 5
[patent_no_of_words] => 4102
[patent_no_of_claims] => 10
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 148
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13796384
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/796384 | Method of singulating a thin semiconductor wafer | Mar 11, 2013 | Issued |
Array
(
[id] => 8880868
[patent_doc_number] => 20130154052
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2013-06-20
[patent_title] => 'SEMICONDUCTOR DEVICE ISOLATION STRUCTURES'
[patent_app_type] => utility
[patent_app_number] => 13/769656
[patent_app_country] => US
[patent_app_date] => 2013-02-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 7
[patent_no_of_words] => 3722
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13769656
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/769656 | Semiconductor device isolation structures | Feb 17, 2013 | Issued |
Array
(
[id] => 8987078
[patent_doc_number] => 20130214360
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2013-08-22
[patent_title] => 'METHOD AND APPARATUS FOR REDUCING FLICKER NOISE IN A SEMICONDUCTOR DEVICE'
[patent_app_type] => utility
[patent_app_number] => 13/763989
[patent_app_country] => US
[patent_app_date] => 2013-02-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 5096
[patent_no_of_claims] => 28
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13763989
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/763989 | METHOD AND APPARATUS FOR REDUCING FLICKER NOISE IN A SEMICONDUCTOR DEVICE | Feb 10, 2013 | Abandoned |
Array
(
[id] => 8866118
[patent_doc_number] => 20130149821
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2013-06-13
[patent_title] => 'Methods for a Gate Replacement Process'
[patent_app_type] => utility
[patent_app_number] => 13/757573
[patent_app_country] => US
[patent_app_date] => 2013-02-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 14
[patent_no_of_words] => 10617
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13757573
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/757573 | Methods for a gate replacement process | Jan 31, 2013 | Issued |
Array
(
[id] => 8841594
[patent_doc_number] => 20130137222
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2013-05-30
[patent_title] => 'Method for Stacking Semiconductor Dies'
[patent_app_type] => utility
[patent_app_number] => 13/748509
[patent_app_country] => US
[patent_app_date] => 2013-01-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 8
[patent_no_of_words] => 4923
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13748509
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/748509 | Method for stacking semiconductor dies | Jan 22, 2013 | Issued |
Array
(
[id] => 8829384
[patent_doc_number] => 20130130429
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2013-05-23
[patent_title] => 'IMAGE SENSOR WITH IMPROVED COLOR CROSSTALK'
[patent_app_type] => utility
[patent_app_number] => 13/738678
[patent_app_country] => US
[patent_app_date] => 2013-01-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 3
[patent_figures_cnt] => 3
[patent_no_of_words] => 2882
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13738678
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/738678 | Image sensor with improved color crosstalk | Jan 9, 2013 | Issued |
Array
(
[id] => 9737708
[patent_doc_number] => 20140273426
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2014-09-18
[patent_title] => 'Method for Manufacturing Dummy Gate in Gate-Last Process and Dummy Gate in Gate-Last Process'
[patent_app_type] => utility
[patent_app_number] => 14/119869
[patent_app_country] => US
[patent_app_date] => 2012-12-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 11
[patent_no_of_words] => 3608
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 14119869
[rel_patent_id] =>[rel_patent_doc_number] =>) 14/119869 | Method for manufacturing dummy gate in gate-last process and dummy gate in gate-last process | Dec 11, 2012 | Issued |
Array
(
[id] => 10418182
[patent_doc_number] => 20150303192
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2015-10-22
[patent_title] => 'SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME'
[patent_app_type] => utility
[patent_app_number] => 14/440463
[patent_app_country] => US
[patent_app_date] => 2012-11-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 11
[patent_no_of_words] => 4835
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 14440463
[rel_patent_id] =>[rel_patent_doc_number] =>) 14/440463 | Semiconductor device and method for manufacturing the same | Nov 18, 2012 | Issued |
Array
(
[id] => 9184423
[patent_doc_number] => 08624361
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2014-01-07
[patent_title] => 'Self-formation of high-density defect-free and aligned nanostructures'
[patent_app_type] => utility
[patent_app_number] => 13/677863
[patent_app_country] => US
[patent_app_date] => 2012-11-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 14
[patent_no_of_words] => 5349
[patent_no_of_claims] => 22
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 71
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13677863
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/677863 | Self-formation of high-density defect-free and aligned nanostructures | Nov 14, 2012 | Issued |
Array
(
[id] => 8838837
[patent_doc_number] => 20130134465
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2013-05-30
[patent_title] => 'VERTICAL TOPOLOGY LIGHT EMITTING DEVICE'
[patent_app_type] => utility
[patent_app_number] => 13/678333
[patent_app_country] => US
[patent_app_date] => 2012-11-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 17
[patent_figures_cnt] => 17
[patent_no_of_words] => 6479
[patent_no_of_claims] => 1
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13678333
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/678333 | Vertical topology light emitting device | Nov 14, 2012 | Issued |
Array
(
[id] => 9575943
[patent_doc_number] => 08766360
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2014-07-01
[patent_title] => 'Insulative cap for borderless self-aligning contact in semiconductor device'
[patent_app_type] => utility
[patent_app_number] => 13/674225
[patent_app_country] => US
[patent_app_date] => 2012-11-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 9
[patent_no_of_words] => 3628
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13674225
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/674225 | Insulative cap for borderless self-aligning contact in semiconductor device | Nov 11, 2012 | Issued |
Array
(
[id] => 9375683
[patent_doc_number] => 08679947
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2014-03-25
[patent_title] => 'Self-formation of high-density defect-free and aligned nanostructures'
[patent_app_type] => utility
[patent_app_number] => 13/670921
[patent_app_country] => US
[patent_app_date] => 2012-11-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 14
[patent_no_of_words] => 5315
[patent_no_of_claims] => 24
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 90
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13670921
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/670921 | Self-formation of high-density defect-free and aligned nanostructures | Nov 6, 2012 | Issued |
Array
(
[id] => 8707111
[patent_doc_number] => 20130064400
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2013-03-14
[patent_title] => 'SILICON MICROPHONE WITH INTEGRATED BACK SIDE CAVITY'
[patent_app_type] => utility
[patent_app_number] => 13/670134
[patent_app_country] => US
[patent_app_date] => 2012-11-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 34
[patent_figures_cnt] => 34
[patent_no_of_words] => 5424
[patent_no_of_claims] => 9
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13670134
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/670134 | Silicon microphone with integrated back side cavity | Nov 5, 2012 | Issued |
Array
(
[id] => 9449538
[patent_doc_number] => 20140120708
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2014-05-01
[patent_title] => 'METHOD OF MANUFACTURING SEMICONDUCTOR DEVICES INCLUDING REPLACEMENT METAL GATE PROCESS INCORPORATING A CONDUCTIVE DUMMY GATE LAYER'
[patent_app_type] => utility
[patent_app_number] => 13/664744
[patent_app_country] => US
[patent_app_date] => 2012-10-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 7
[patent_no_of_words] => 3901
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 0
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13664744
[rel_patent_id] =>[rel_patent_doc_number] =>) 13/664744 | Method of manufacturing semiconductor devices including replacement metal gate process incorporating a conductive dummy gate layer | Oct 30, 2012 | Issued |