
Daniel J. Wiley
Examiner (ID: 7827, Phone: (571)270-7324 , Office: P/3679 )
| Most Active Art Unit | 3678 |
| Art Unit(s) | 3678, 3679 |
| Total Applications | 1207 |
| Issued Applications | 906 |
| Pending Applications | 65 |
| Abandoned Applications | 257 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17165965
[patent_doc_number] => 11152073
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-10-19
[patent_title] => Iterative read calibration enhanced according to patterns of shifts in read voltages
[patent_app_type] => utility
[patent_app_number] => 16/988341
[patent_app_country] => US
[patent_app_date] => 2020-08-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 11
[patent_no_of_words] => 14824
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 123
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16988341
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/988341 | Iterative read calibration enhanced according to patterns of shifts in read voltages | Aug 6, 2020 | Issued |
Array
(
[id] => 16677515
[patent_doc_number] => 20210066281
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-03-04
[patent_title] => MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 16/944711
[patent_app_country] => US
[patent_app_date] => 2020-07-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10360
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 187
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16944711
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/944711 | Memory device | Jul 30, 2020 | Issued |
Array
(
[id] => 16440151
[patent_doc_number] => 20200357478
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-11-12
[patent_title] => STANDBY BIASING TECHNIQUES TO REDUCE READ DISTURBS
[patent_app_type] => utility
[patent_app_number] => 16/943622
[patent_app_country] => US
[patent_app_date] => 2020-07-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11793
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 130
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16943622
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/943622 | Standby biasing techniques to reduce read disturbs | Jul 29, 2020 | Issued |
Array
(
[id] => 17239360
[patent_doc_number] => 11183248
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-11-23
[patent_title] => Timing parameter adjustment mechanisms
[patent_app_type] => utility
[patent_app_number] => 16/942568
[patent_app_country] => US
[patent_app_date] => 2020-07-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 8
[patent_no_of_words] => 14716
[patent_no_of_claims] => 25
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16942568
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/942568 | Timing parameter adjustment mechanisms | Jul 28, 2020 | Issued |
Array
(
[id] => 17181138
[patent_doc_number] => 11158387
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-10-26
[patent_title] => Techniques for determining memory cell read offsets
[patent_app_type] => utility
[patent_app_number] => 16/941894
[patent_app_country] => US
[patent_app_date] => 2020-07-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 10796
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 151
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16941894
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/941894 | Techniques for determining memory cell read offsets | Jul 28, 2020 | Issued |
Array
(
[id] => 17410029
[patent_doc_number] => 11250925
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2022-02-15
[patent_title] => Ground bounce generator in device under test, automatic test equipment, and method of testing with ground noise
[patent_app_type] => utility
[patent_app_number] => 16/939047
[patent_app_country] => US
[patent_app_date] => 2020-07-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 10
[patent_no_of_words] => 3288
[patent_no_of_claims] => 8
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 80
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16939047
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/939047 | Ground bounce generator in device under test, automatic test equipment, and method of testing with ground noise | Jul 25, 2020 | Issued |
Array
(
[id] => 16819647
[patent_doc_number] => 11004484
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-05-11
[patent_title] => Page buffer and memory device including the same
[patent_app_type] => utility
[patent_app_number] => 16/934134
[patent_app_country] => US
[patent_app_date] => 2020-07-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 20
[patent_no_of_words] => 11609
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 107
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16934134
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/934134 | Page buffer and memory device including the same | Jul 20, 2020 | Issued |
Array
(
[id] => 16615651
[patent_doc_number] => 20210034304
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-02-04
[patent_title] => SEMICONDUCTOR DEVICE AND CONTINUOUS READING METHOD
[patent_app_type] => utility
[patent_app_number] => 16/931383
[patent_app_country] => US
[patent_app_date] => 2020-07-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4254
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -10
[patent_words_short_claim] => 91
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16931383
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/931383 | Semiconductor device and continuous reading method | Jul 15, 2020 | Issued |
Array
(
[id] => 17270161
[patent_doc_number] => 11195589
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-12-07
[patent_title] => Memory cell arrangement and methods thereof
[patent_app_type] => utility
[patent_app_number] => 16/930131
[patent_app_country] => US
[patent_app_date] => 2020-07-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 25
[patent_no_of_words] => 21928
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 196
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16930131
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/930131 | Memory cell arrangement and methods thereof | Jul 14, 2020 | Issued |
Array
(
[id] => 17137469
[patent_doc_number] => 11139034
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-10-05
[patent_title] => Data-based polarity write operations
[patent_app_type] => utility
[patent_app_number] => 16/929884
[patent_app_country] => US
[patent_app_date] => 2020-07-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 16
[patent_no_of_words] => 20756
[patent_no_of_claims] => 25
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 131
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16929884
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/929884 | Data-based polarity write operations | Jul 14, 2020 | Issued |
Array
(
[id] => 18507386
[patent_doc_number] => 11705211
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-07-18
[patent_title] => Methods and systems for improving access to memory cells
[patent_app_type] => utility
[patent_app_number] => 17/415646
[patent_app_country] => US
[patent_app_date] => 2020-07-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 12
[patent_no_of_words] => 14287
[patent_no_of_claims] => 27
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 189
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17415646
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/415646 | Methods and systems for improving access to memory cells | Jul 13, 2020 | Issued |
Array
(
[id] => 16394227
[patent_doc_number] => 20200335168
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-10-22
[patent_title] => MEMORY DEVICE WITH COMPENSATION FOR ERASE SPEED VARIATIONS DUE TO BLOCKING OXIDE LAYER THINNING
[patent_app_type] => utility
[patent_app_number] => 16/922037
[patent_app_country] => US
[patent_app_date] => 2020-07-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 18716
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 82
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16922037
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/922037 | Memory device with compensation for erase speed variations due to blocking oxide layer thinning | Jul 6, 2020 | Issued |
Array
(
[id] => 17516663
[patent_doc_number] => 11295823
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-04-05
[patent_title] => Semiconductor integrated circuit adapted to output pass/fail results of internal operations
[patent_app_type] => utility
[patent_app_number] => 16/909418
[patent_app_country] => US
[patent_app_date] => 2020-06-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 35
[patent_figures_cnt] => 71
[patent_no_of_words] => 10028
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 118
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16909418
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/909418 | Semiconductor integrated circuit adapted to output pass/fail results of internal operations | Jun 22, 2020 | Issued |
Array
(
[id] => 16364283
[patent_doc_number] => 20200321034
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-10-08
[patent_title] => ROUTING FOR POWER SIGNALS INCLUDING A REDISTRIBUTION LAYER
[patent_app_type] => utility
[patent_app_number] => 16/909677
[patent_app_country] => US
[patent_app_date] => 2020-06-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6292
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 62
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16909677
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/909677 | Routing for power signals including a redistribution layer | Jun 22, 2020 | Issued |
Array
(
[id] => 16943957
[patent_doc_number] => 11056205
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-07-06
[patent_title] => Memory device and write method thereof
[patent_app_type] => utility
[patent_app_number] => 16/908626
[patent_app_country] => US
[patent_app_date] => 2020-06-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 2
[patent_figures_cnt] => 3
[patent_no_of_words] => 2378
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 112
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16908626
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/908626 | Memory device and write method thereof | Jun 21, 2020 | Issued |
Array
(
[id] => 17137473
[patent_doc_number] => 11139038
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-10-05
[patent_title] => Neighboring or logical minus word line dependent verify with sense time in programming of non-volatile memory
[patent_app_type] => utility
[patent_app_number] => 16/903575
[patent_app_country] => US
[patent_app_date] => 2020-06-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 17
[patent_figures_cnt] => 29
[patent_no_of_words] => 12461
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 88
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16903575
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/903575 | Neighboring or logical minus word line dependent verify with sense time in programming of non-volatile memory | Jun 16, 2020 | Issued |
Array
(
[id] => 17061796
[patent_doc_number] => 11106396
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-08-31
[patent_title] => Memory apparatus and compensation method for computation result thereof
[patent_app_type] => utility
[patent_app_number] => 16/886251
[patent_app_country] => US
[patent_app_date] => 2020-05-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 6
[patent_no_of_words] => 3146
[patent_no_of_claims] => 9
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 136
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16886251
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/886251 | Memory apparatus and compensation method for computation result thereof | May 27, 2020 | Issued |
Array
(
[id] => 16965980
[patent_doc_number] => 20210217479
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-07-15
[patent_title] => SEMICONDUCTOR MEMORY DEVICE INCLUDING PAGE BUFFERS
[patent_app_type] => utility
[patent_app_number] => 16/885192
[patent_app_country] => US
[patent_app_date] => 2020-05-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8796
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 88
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16885192
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/885192 | Semiconductor memory device including page buffers | May 26, 2020 | Issued |
Array
(
[id] => 17270158
[patent_doc_number] => 11195586
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-12-07
[patent_title] => Memory device and operating method of the memory device
[patent_app_type] => utility
[patent_app_number] => 16/881852
[patent_app_country] => US
[patent_app_date] => 2020-05-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 17
[patent_no_of_words] => 14390
[patent_no_of_claims] => 21
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 91
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16881852
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/881852 | Memory device and operating method of the memory device | May 21, 2020 | Issued |
Array
(
[id] => 17002368
[patent_doc_number] => 11081190
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-08-03
[patent_title] => Reverse sensing for data recovery in non-volatile memory structures
[patent_app_type] => utility
[patent_app_number] => 16/881778
[patent_app_country] => US
[patent_app_date] => 2020-05-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 13
[patent_no_of_words] => 9754
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 113
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16881778
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/881778 | Reverse sensing for data recovery in non-volatile memory structures | May 21, 2020 | Issued |