Search

David Lam

Examiner (ID: 2003, Phone: (571)272-1782 , Office: P/2825 )

Most Active Art Unit
2827
Art Unit(s)
2818, 2827, 2825
Total Applications
2102
Issued Applications
2016
Pending Applications
28
Abandoned Applications
60

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 16249227 [patent_doc_number] => 10748599 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-08-18 [patent_title] => Data reading method, storage controller and storage device background of the disclosure [patent_app_type] => utility [patent_app_number] => 16/503637 [patent_app_country] => US [patent_app_date] => 2019-07-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 17 [patent_figures_cnt] => 17 [patent_no_of_words] => 18158 [patent_no_of_claims] => 15 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 278 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16503637 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/503637
Data reading method, storage controller and storage device background of the disclosure Jul 4, 2019 Issued
Array ( [id] => 16536289 [patent_doc_number] => 10878902 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-12-29 [patent_title] => RRAM voltage compensation [patent_app_type] => utility [patent_app_number] => 16/502671 [patent_app_country] => US [patent_app_date] => 2019-07-03 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 16 [patent_no_of_words] => 6203 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 138 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16502671 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/502671
RRAM voltage compensation Jul 2, 2019 Issued
Array ( [id] => 16308445 [patent_doc_number] => 10777248 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-09-15 [patent_title] => Heat assisted perpendicular spin transfer torque MRAM memory cell [patent_app_type] => utility [patent_app_number] => 16/459389 [patent_app_country] => US [patent_app_date] => 2019-07-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 11 [patent_figures_cnt] => 18 [patent_no_of_words] => 8293 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 162 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16459389 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/459389
Heat assisted perpendicular spin transfer torque MRAM memory cell Jun 30, 2019 Issued
Array ( [id] => 16479290 [patent_doc_number] => 10854243 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-12-01 [patent_title] => Nonvolatile nanotube memory arrays using nonvolatile nanotube blocks and cell selection transistors [patent_app_type] => utility [patent_app_number] => 16/458379 [patent_app_country] => US [patent_app_date] => 2019-07-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 46 [patent_figures_cnt] => 52 [patent_no_of_words] => 25824 [patent_no_of_claims] => 23 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 269 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16458379 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/458379
Nonvolatile nanotube memory arrays using nonvolatile nanotube blocks and cell selection transistors Jun 30, 2019 Issued
Array ( [id] => 16645324 [patent_doc_number] => 10923188 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-02-16 [patent_title] => Macro storage cell composed of multiple storage devices each capable of storing more than two states [patent_app_type] => utility [patent_app_number] => 16/457987 [patent_app_country] => US [patent_app_date] => 2019-06-29 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 8 [patent_no_of_words] => 4345 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 136 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16457987 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/457987
Macro storage cell composed of multiple storage devices each capable of storing more than two states Jun 28, 2019 Issued
Array ( [id] => 16279913 [patent_doc_number] => 10762951 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-09-01 [patent_title] => Static random access memory device with keeper circuit [patent_app_type] => utility [patent_app_number] => 16/455783 [patent_app_country] => US [patent_app_date] => 2019-06-28 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 6 [patent_no_of_words] => 3061 [patent_no_of_claims] => 12 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 211 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16455783 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/455783
Static random access memory device with keeper circuit Jun 27, 2019 Issued
Array ( [id] => 16544672 [patent_doc_number] => 20200411087 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-12-31 [patent_title] => PHASE CHANGE MEMORY (PCM) WITH GRADUAL RESET CHARACTERISTICS [patent_app_type] => utility [patent_app_number] => 16/452429 [patent_app_country] => US [patent_app_date] => 2019-06-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4370 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 92 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16452429 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/452429
Phase change memory (PCM) with gradual reset characteristics Jun 24, 2019 Issued
Array ( [id] => 16495515 [patent_doc_number] => 10861562 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-12-08 [patent_title] => Deep learning based regression framework for read thresholds in a NAND flash memory [patent_app_type] => utility [patent_app_number] => 16/450729 [patent_app_country] => US [patent_app_date] => 2019-06-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 9 [patent_no_of_words] => 10731 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 127 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16450729 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/450729
Deep learning based regression framework for read thresholds in a NAND flash memory Jun 23, 2019 Issued
Array ( [id] => 16386278 [patent_doc_number] => 10811119 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-10-20 [patent_title] => Post package repair method and post package repair device [patent_app_type] => utility [patent_app_number] => 16/447977 [patent_app_country] => US [patent_app_date] => 2019-06-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 7 [patent_no_of_words] => 3226 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 167 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16447977 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/447977
Post package repair method and post package repair device Jun 20, 2019 Issued
Array ( [id] => 16552783 [patent_doc_number] => 10885947 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-01-05 [patent_title] => Power gating system and memory system including the power gating system [patent_app_type] => utility [patent_app_number] => 16/445831 [patent_app_country] => US [patent_app_date] => 2019-06-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 7 [patent_no_of_words] => 3782 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 97 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16445831 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/445831
Power gating system and memory system including the power gating system Jun 18, 2019 Issued
Array ( [id] => 16172593 [patent_doc_number] => 10714169 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-07-14 [patent_title] => System and method for programming non-volatile memory during burst sequential write [patent_app_type] => utility [patent_app_number] => 16/437355 [patent_app_country] => US [patent_app_date] => 2019-06-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 15 [patent_no_of_words] => 14023 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 246 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16437355 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/437355
System and method for programming non-volatile memory during burst sequential write Jun 10, 2019 Issued
Array ( [id] => 16654271 [patent_doc_number] => 10931470 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2021-02-23 [patent_title] => Thermostat synchronization via remote input device [patent_app_type] => utility [patent_app_number] => 16/430739 [patent_app_country] => US [patent_app_date] => 2019-06-04 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 23 [patent_no_of_words] => 4003 [patent_no_of_claims] => 7 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 205 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16430739 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/430739
Thermostat synchronization via remote input device Jun 3, 2019 Issued
Array ( [id] => 16172622 [patent_doc_number] => 10714198 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-07-14 [patent_title] => Dynamic 1-tier scan for high performance 3D NAND [patent_app_type] => utility [patent_app_number] => 16/430851 [patent_app_country] => US [patent_app_date] => 2019-06-04 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 18 [patent_no_of_words] => 8824 [patent_no_of_claims] => 12 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 234 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16430851 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/430851
Dynamic 1-tier scan for high performance 3D NAND Jun 3, 2019 Issued
Array ( [id] => 15938531 [patent_doc_number] => 20200160899 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-05-21 [patent_title] => METHOD FOR GENERATING COMMAND PULSES AND SEMICONDUCTOR DEVICE CONFIGURED TO PERFORM THE METHOD [patent_app_type] => utility [patent_app_number] => 16/424207 [patent_app_country] => US [patent_app_date] => 2019-05-28 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4872 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 70 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16424207 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/424207
Method for generating command pulses and semiconductor device configured to perform the method May 27, 2019 Issued
Array ( [id] => 16249260 [patent_doc_number] => 10748634 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-08-18 [patent_title] => Three-dimensional semi-conductor memory devices including a first contact with a sidewall having a stepwise profile [patent_app_type] => utility [patent_app_number] => 16/417834 [patent_app_country] => US [patent_app_date] => 2019-05-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 17 [patent_figures_cnt] => 17 [patent_no_of_words] => 7444 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 110 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16417834 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/417834
Three-dimensional semi-conductor memory devices including a first contact with a sidewall having a stepwise profile May 20, 2019 Issued
Array ( [id] => 16456314 [patent_doc_number] => 20200365740 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-11-19 [patent_title] => NON-VOLATILE MEMORY (NVM) STRUCTURE WITH FRONT AND BACK GATES [patent_app_type] => utility [patent_app_number] => 16/415175 [patent_app_country] => US [patent_app_date] => 2019-05-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4494 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 86 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16415175 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/415175
Non-volatile memory (NVM) structure with front and back gates May 16, 2019 Issued
Array ( [id] => 14785003 [patent_doc_number] => 20190267399 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-08-29 [patent_title] => SEMICONDUCTOR MEMORY DEVICE WITH THREE-DIMENSIONAL MEMORY CELLS [patent_app_type] => utility [patent_app_number] => 16/413027 [patent_app_country] => US [patent_app_date] => 2019-05-15 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4614 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => 0 [patent_words_short_claim] => 180 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16413027 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/413027
Semiconductor memory device including three-dimensional memory cell arrays May 14, 2019 Issued
Array ( [id] => 15563889 [patent_doc_number] => 20200066356 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-02-27 [patent_title] => CONTROLLER AND OPERATING METHOD THEREOF [patent_app_type] => utility [patent_app_number] => 16/406144 [patent_app_country] => US [patent_app_date] => 2019-05-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 11742 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 110 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16406144 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/406144
Controller and operating method thereof May 7, 2019 Issued
Array ( [id] => 16447971 [patent_doc_number] => 10839902 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-11-17 [patent_title] => Method for programming a resistive memory [patent_app_type] => utility [patent_app_number] => 16/395757 [patent_app_country] => US [patent_app_date] => 2019-04-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 6 [patent_no_of_words] => 4619 [patent_no_of_claims] => 8 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 261 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16395757 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/395757
Method for programming a resistive memory Apr 25, 2019 Issued
Array ( [id] => 14718303 [patent_doc_number] => 20190250215 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-08-15 [patent_title] => SYSTEM AND METHOD FOR ESTIMATING STATE OF HEALTH USING BATTERY MODEL PARAMETER [patent_app_type] => utility [patent_app_number] => 16/387229 [patent_app_country] => US [patent_app_date] => 2019-04-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 3612 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -6 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16387229 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/387229
System and method for estimating state of health using battery model parameter Apr 16, 2019 Issued
Menu