
Eddie C. H. Lee
Supervisory Patent Examiner (ID: 11782, Phone: (571)272-1732 , Office: P/2100 )
| Most Active Art Unit | 2101 |
| Art Unit(s) | 2811, 2851, 2101 |
| Total Applications | 580 |
| Issued Applications | 457 |
| Pending Applications | 17 |
| Abandoned Applications | 106 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 20612596
[patent_doc_number] => 12588212
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2026-03-24
[patent_title] => Integrated assemblies, and methods of forming integrated assemblies
[patent_app_type] => utility
[patent_app_number] => 18/731940
[patent_app_country] => US
[patent_app_date] => 2024-06-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 24
[patent_figures_cnt] => 24
[patent_no_of_words] => 3011
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18731940
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/731940 | Integrated assemblies, and methods of forming integrated assemblies | Jun 2, 2024 | Issued |
Array
(
[id] => 19452705
[patent_doc_number] => 20240312835
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-19
[patent_title] => SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/675406
[patent_app_country] => US
[patent_app_date] => 2024-05-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6346
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 61
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18675406
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/675406 | Semiconductor device structure and methods of forming the same | May 27, 2024 | Issued |
Array
(
[id] => 19467965
[patent_doc_number] => 20240321635
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-26
[patent_title] => ETCH STOP LAYER FOR MEMORY DEVICE FORMATION
[patent_app_type] => utility
[patent_app_number] => 18/668329
[patent_app_country] => US
[patent_app_date] => 2024-05-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9892
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18668329
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/668329 | Etch stop layer for memory device formation | May 19, 2024 | Issued |
Array
(
[id] => 20375300
[patent_doc_number] => 12482744
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-11-25
[patent_title] => Subtractively patterned interconnect structures for integrated circuits
[patent_app_type] => utility
[patent_app_number] => 18/668038
[patent_app_country] => US
[patent_app_date] => 2024-05-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 55
[patent_figures_cnt] => 114
[patent_no_of_words] => 30568
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 70
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18668038
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/668038 | Subtractively patterned interconnect structures for integrated circuits | May 16, 2024 | Issued |
Array
(
[id] => 19436074
[patent_doc_number] => 20240304572
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-12
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURE
[patent_app_type] => utility
[patent_app_number] => 18/664508
[patent_app_country] => US
[patent_app_date] => 2024-05-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16857
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 79
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18664508
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/664508 | Semiconductor device and method of manufacture | May 14, 2024 | Issued |
Array
(
[id] => 19577397
[patent_doc_number] => 20240381689
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-14
[patent_title] => ELECTRONIC DEVICE HAVING AN ORGANIC LIGHT EMITTING DISPLAY
[patent_app_type] => utility
[patent_app_number] => 18/664533
[patent_app_country] => US
[patent_app_date] => 2024-05-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5291
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18664533
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/664533 | ELECTRONIC DEVICE HAVING AN ORGANIC LIGHT EMITTING DISPLAY | May 14, 2024 | Pending |
Array
(
[id] => 20532246
[patent_doc_number] => 12550699
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2026-02-10
[patent_title] => Integrated circuit interconnect structure having discontinuous barrier layer and air gap
[patent_app_type] => utility
[patent_app_number] => 18/655495
[patent_app_country] => US
[patent_app_date] => 2024-05-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 11
[patent_no_of_words] => 1202
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 65
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18655495
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/655495 | Integrated circuit interconnect structure having discontinuous barrier layer and air gap | May 5, 2024 | Issued |
Array
(
[id] => 19407143
[patent_doc_number] => 20240290654
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-29
[patent_title] => Polishing Interconnect Structures In Semiconductor Devices
[patent_app_type] => utility
[patent_app_number] => 18/655763
[patent_app_country] => US
[patent_app_date] => 2024-05-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8497
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 94
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18655763
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/655763 | Polishing Interconnect Structures In Semiconductor Devices | May 5, 2024 | Issued |
Array
(
[id] => 19349271
[patent_doc_number] => 20240258235
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-01
[patent_title] => SEMICONDUCTOR DEVICE STRUCTURE WITH CONDUCTIVE CONTACTS OF DIFFERENT WIDTHS AND METHOD FOR PREPARING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/635387
[patent_app_country] => US
[patent_app_date] => 2024-04-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7067
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -4
[patent_words_short_claim] => 106
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18635387
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/635387 | Semiconductor device structure with conductive contacts of different widths and method for preparing the same | Apr 14, 2024 | Issued |
Array
(
[id] => 19906484
[patent_doc_number] => 12283500
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-04-22
[patent_title] => Methods and systems for temperature control for a substrate
[patent_app_type] => utility
[patent_app_number] => 18/634628
[patent_app_country] => US
[patent_app_date] => 2024-04-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 8
[patent_no_of_words] => 6931
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 172
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18634628
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/634628 | Methods and systems for temperature control for a substrate | Apr 11, 2024 | Issued |
Array
(
[id] => 19349203
[patent_doc_number] => 20240258167
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-01
[patent_title] => METHODS FOR FORMING CONDUCTIVE VIAS, AND ASSOCIATED DEVICES AND SYSTEMS
[patent_app_type] => utility
[patent_app_number] => 18/634809
[patent_app_country] => US
[patent_app_date] => 2024-04-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4682
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 127
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18634809
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/634809 | Methods for forming conductive vias, and associated devices and systems | Apr 11, 2024 | Issued |
Array
(
[id] => 19321345
[patent_doc_number] => 20240242892
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-07-18
[patent_title] => CAPACITOR ELEMENT, MODULE, AND SEMICONDUCTOR COMPOSITE DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/618058
[patent_app_country] => US
[patent_app_date] => 2024-03-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13269
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -23
[patent_words_short_claim] => 52
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18618058
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/618058 | Capacitor element, module, and semiconductor composite device | Mar 26, 2024 | Issued |
Array
(
[id] => 20080831
[patent_doc_number] => 12354908
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-07-08
[patent_title] => Amorphous layers for reducing copper diffusion and method forming same
[patent_app_type] => utility
[patent_app_number] => 18/609908
[patent_app_country] => US
[patent_app_date] => 2024-03-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 14
[patent_no_of_words] => 2344
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 126
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18609908
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/609908 | Amorphous layers for reducing copper diffusion and method forming same | Mar 18, 2024 | Issued |
Array
(
[id] => 19712757
[patent_doc_number] => 20250022899
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-16
[patent_title] => IMAGE SENSOR HAVING NANO-PHOTONIC LENS ARRAY AND ELECTRONIC APPARATUS INCLUDING THE IMAGE SENSOR
[patent_app_type] => utility
[patent_app_number] => 18/440696
[patent_app_country] => US
[patent_app_date] => 2024-02-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 18891
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 196
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18440696
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/440696 | IMAGE SENSOR HAVING NANO-PHOTONIC LENS ARRAY AND ELECTRONIC APPARATUS INCLUDING THE IMAGE SENSOR | Feb 12, 2024 | Pending |
Array
(
[id] => 19349278
[patent_doc_number] => 20240258242
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-01
[patent_title] => SEMICONDUCTOR PACKAGE
[patent_app_type] => utility
[patent_app_number] => 18/421284
[patent_app_country] => US
[patent_app_date] => 2024-01-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10578
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 120
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18421284
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/421284 | SEMICONDUCTOR PACKAGE | Jan 23, 2024 | Pending |
Array
(
[id] => 19161053
[patent_doc_number] => 20240153760
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-05-09
[patent_title] => SUBSTRATE PROCESSING APPARATUS, METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE AND NON-TRANSITORY COMPUTER-READABLE RECORDING MEDIUM
[patent_app_type] => utility
[patent_app_number] => 18/417555
[patent_app_country] => US
[patent_app_date] => 2024-01-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12631
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 149
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18417555
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/417555 | Substrate processing apparatus, method of manufacturing semiconductor device and non-transitory computer-readable recording medium | Jan 18, 2024 | Issued |
Array
(
[id] => 20469488
[patent_doc_number] => 12525531
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2026-01-13
[patent_title] => Protection liner on interconnect wire to enlarge processing window for overlying interconnect via
[patent_app_type] => utility
[patent_app_number] => 18/407517
[patent_app_country] => US
[patent_app_date] => 2024-01-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 17
[patent_no_of_words] => 4340
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 219
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18407517
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/407517 | Protection liner on interconnect wire to enlarge processing window for overlying interconnect via | Jan 8, 2024 | Issued |
Array
(
[id] => 19893236
[patent_doc_number] => 20250118548
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-04-10
[patent_title] => HEAT DISSIPATION FOR FIELD EFFECT TRANSISTORS
[patent_app_type] => utility
[patent_app_number] => 18/402992
[patent_app_country] => US
[patent_app_date] => 2024-01-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6316
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 46
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18402992
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/402992 | HEAT DISSIPATION FOR FIELD EFFECT TRANSISTORS | Jan 2, 2024 | Pending |
Array
(
[id] => 20418318
[patent_doc_number] => 12501622
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-12-16
[patent_title] => Three-dimensional memory device and method
[patent_app_type] => utility
[patent_app_number] => 18/401988
[patent_app_country] => US
[patent_app_date] => 2024-01-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 41
[patent_figures_cnt] => 42
[patent_no_of_words] => 6713
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18401988
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/401988 | Three-dimensional memory device and method | Jan 1, 2024 | Issued |
Array
(
[id] => 19130932
[patent_doc_number] => 20240136285
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-04-25
[patent_title] => MICROELECTRONIC DEVICES, MEMORY DEVICES, AND ELECTRONIC SYSTEMS
[patent_app_type] => utility
[patent_app_number] => 18/400680
[patent_app_country] => US
[patent_app_date] => 2023-12-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13255
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18400680
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/400680 | Microelectronic devices, memory devices, and electronic systems | Dec 28, 2023 | Issued |