
Eliseo Ramos Feliciano
Supervisory Patent Examiner (ID: 8243, Phone: (571)272-7925 , Office: P/2863 )
| Most Active Art Unit | 2617 |
| Art Unit(s) | 2857, 2617, 2681, 2895, 2745, 2817, 2687, 2682 |
| Total Applications | 285 |
| Issued Applications | 150 |
| Pending Applications | 66 |
| Abandoned Applications | 73 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17172408
[patent_doc_number] => 20210326078
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-10-21
[patent_title] => MACHINE PERCEPTION AND DENSE ALGORITHM INTEGRATED CIRCUIT
[patent_app_type] => utility
[patent_app_number] => 17/365675
[patent_app_country] => US
[patent_app_date] => 2021-07-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7049
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -15
[patent_words_short_claim] => 63
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17365675
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/365675 | MACHINE PERCEPTION AND DENSE ALGORITHM INTEGRATED CIRCUIT | Jun 30, 2021 | Abandoned |
Array
(
[id] => 18111504
[patent_doc_number] => 20230004384
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-01-05
[patent_title] => SYSTOLIC ARRAY WITH EFFICIENT INPUT REDUCTION AND EXTENDED ARRAY PERFORMANCE
[patent_app_type] => utility
[patent_app_number] => 17/363894
[patent_app_country] => US
[patent_app_date] => 2021-06-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 33016
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 82
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17363894
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/363894 | Systolic array with efficient input reduction and extended array performance | Jun 29, 2021 | Issued |
Array
(
[id] => 18493371
[patent_doc_number] => 11698787
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-07-11
[patent_title] => Interruptible and restartable matrix multiplication instructions, processors, methods, and systems
[patent_app_type] => utility
[patent_app_number] => 17/362854
[patent_app_country] => US
[patent_app_date] => 2021-06-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 20
[patent_no_of_words] => 19221
[patent_no_of_claims] => 17
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 108
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17362854
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/362854 | Interruptible and restartable matrix multiplication instructions, processors, methods, and systems | Jun 28, 2021 | Issued |
Array
(
[id] => 17401562
[patent_doc_number] => 20220043652
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-10
[patent_title] => SYSTEMS, METHODS, AND APPARATUS FOR TILE CONFIGURATION
[patent_app_type] => utility
[patent_app_number] => 17/360562
[patent_app_country] => US
[patent_app_date] => 2021-06-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 17263
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 52
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17360562
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/360562 | Systems, methods, and apparatus for tile configuration | Jun 27, 2021 | Issued |
Array
(
[id] => 20174675
[patent_doc_number] => 12393422
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-08-19
[patent_title] => Apparatus and method for vector packed signed/unsigned shift, round, and saturate
[patent_app_type] => utility
[patent_app_number] => 17/359552
[patent_app_country] => US
[patent_app_date] => 2021-06-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 37
[patent_figures_cnt] => 43
[patent_no_of_words] => 20316
[patent_no_of_claims] => 21
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 345
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17359552
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/359552 | Apparatus and method for vector packed signed/unsigned shift, round, and saturate | Jun 25, 2021 | Issued |
Array
(
[id] => 19669811
[patent_doc_number] => 12182570
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-12-31
[patent_title] => Apparatuses, methods, and systems for a packed data convolution instruction with shift control and width control
[patent_app_type] => utility
[patent_app_number] => 17/359354
[patent_app_country] => US
[patent_app_date] => 2021-06-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 23
[patent_no_of_words] => 19776
[patent_no_of_claims] => 24
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 223
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17359354
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/359354 | Apparatuses, methods, and systems for a packed data convolution instruction with shift control and width control | Jun 24, 2021 | Issued |
Array
(
[id] => 18095507
[patent_doc_number] => 20220413848
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-12-29
[patent_title] => LARGE INTEGER MULTIPLICATION ENHANCEMENTS FOR GRAPHICS ENVIRONMENT
[patent_app_type] => utility
[patent_app_number] => 17/358867
[patent_app_country] => US
[patent_app_date] => 2021-06-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 48999
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -21
[patent_words_short_claim] => 74
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17358867
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/358867 | Large integer multiplication enhancements for graphics environment | Jun 24, 2021 | Issued |
Array
(
[id] => 18095713
[patent_doc_number] => 20220414054
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-12-29
[patent_title] => DUAL PIPELINE PARALLEL SYSTOLIC ARRAY
[patent_app_type] => utility
[patent_app_number] => 17/304797
[patent_app_country] => US
[patent_app_date] => 2021-06-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 50475
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 50
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17304797
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/304797 | Dual pipeline parallel systolic array | Jun 24, 2021 | Issued |
Array
(
[id] => 18303342
[patent_doc_number] => 11625244
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-04-11
[patent_title] => Native support for execution of get exponent, get mantissa, and scale instructions within a graphics processing unit via reuse of fused multiply-add execution unit hardware logic
[patent_app_type] => utility
[patent_app_number] => 17/353984
[patent_app_country] => US
[patent_app_date] => 2021-06-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 32
[patent_figures_cnt] => 33
[patent_no_of_words] => 28252
[patent_no_of_claims] => 25
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 159
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17353984
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/353984 | Native support for execution of get exponent, get mantissa, and scale instructions within a graphics processing unit via reuse of fused multiply-add execution unit hardware logic | Jun 21, 2021 | Issued |
Array
(
[id] => 18079490
[patent_doc_number] => 20220405102
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-12-22
[patent_title] => COUNT TO EMPTY FOR MICROARCHITECTURAL RETURN PREDICTOR SECURITY
[patent_app_type] => utility
[patent_app_number] => 17/352671
[patent_app_country] => US
[patent_app_date] => 2021-06-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14405
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -24
[patent_words_short_claim] => 62
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17352671
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/352671 | Count to empty for microarchitectural return predictor security | Jun 20, 2021 | Issued |
Array
(
[id] => 17345683
[patent_doc_number] => 20220012014
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-01-13
[patent_title] => Multiplexing Between Different Processing Channels
[patent_app_type] => utility
[patent_app_number] => 17/351449
[patent_app_country] => US
[patent_app_date] => 2021-06-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 17546
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 298
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17351449
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/351449 | Multiplexing between different processing channels | Jun 17, 2021 | Issued |
Array
(
[id] => 19626196
[patent_doc_number] => 12165030
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-12-10
[patent_title] => System and architecture including processor and neural network accelerator
[patent_app_type] => utility
[patent_app_number] => 17/351434
[patent_app_country] => US
[patent_app_date] => 2021-06-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 27460
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 115
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17351434
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/351434 | System and architecture including processor and neural network accelerator | Jun 17, 2021 | Issued |
Array
(
[id] => 18087264
[patent_doc_number] => 11537398
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-12-27
[patent_title] => Instruction and logic for processing text strings
[patent_app_type] => utility
[patent_app_number] => 17/341330
[patent_app_country] => US
[patent_app_date] => 2021-06-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 13
[patent_no_of_words] => 11699
[patent_no_of_claims] => 27
[patent_no_of_ind_claims] => 6
[patent_words_short_claim] => 145
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17341330
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/341330 | Instruction and logic for processing text strings | Jun 6, 2021 | Issued |
Array
(
[id] => 18052971
[patent_doc_number] => 11526355
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-12-13
[patent_title] => Smallest or largest value element determination
[patent_app_type] => utility
[patent_app_number] => 17/339691
[patent_app_country] => US
[patent_app_date] => 2021-06-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 18385
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 151
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17339691
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/339691 | Smallest or largest value element determination | Jun 3, 2021 | Issued |
Array
(
[id] => 18046633
[patent_doc_number] => 11520587
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2022-12-06
[patent_title] => Instruction decoding using hash tables
[patent_app_type] => utility
[patent_app_number] => 17/321956
[patent_app_country] => US
[patent_app_date] => 2021-05-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 7273
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 58
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17321956
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/321956 | Instruction decoding using hash tables | May 16, 2021 | Issued |
Array
(
[id] => 18189474
[patent_doc_number] => 11580060
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-02-14
[patent_title] => Policy driven latency control applied to a vehicular real time network apparatus
[patent_app_type] => utility
[patent_app_number] => 17/321415
[patent_app_country] => US
[patent_app_date] => 2021-05-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 4
[patent_no_of_words] => 4480
[patent_no_of_claims] => 4
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 218
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17321415
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/321415 | Policy driven latency control applied to a vehicular real time network apparatus | May 14, 2021 | Issued |
Array
(
[id] => 17216377
[patent_doc_number] => 20210349715
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-11-11
[patent_title] => HIERARCHICAL GENERAL REGISTER FILE (GRF) FOR EXECUTION BLOCK
[patent_app_type] => utility
[patent_app_number] => 17/319056
[patent_app_country] => US
[patent_app_date] => 2021-05-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 27427
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17319056
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/319056 | Hierarchical general register file (GRF) for execution block | May 11, 2021 | Issued |
Array
(
[id] => 19235926
[patent_doc_number] => 20240193121
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-13
[patent_title] => Information Processing System, Information Processing Device, Server Device, Program, Reconfigurable Device, and Method
[patent_app_type] => utility
[patent_app_number] => 18/555242
[patent_app_country] => US
[patent_app_date] => 2021-04-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 18963
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 65
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18555242
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/555242 | Information Processing System, Information Processing Device, Server Device, Program, Reconfigurable Device, and Method | Apr 12, 2021 | Pending |
Array
(
[id] => 19235926
[patent_doc_number] => 20240193121
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-13
[patent_title] => Information Processing System, Information Processing Device, Server Device, Program, Reconfigurable Device, and Method
[patent_app_type] => utility
[patent_app_number] => 18/555242
[patent_app_country] => US
[patent_app_date] => 2021-04-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 18963
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 65
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18555242
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/555242 | Information Processing System, Information Processing Device, Server Device, Program, Reconfigurable Device, and Method | Apr 12, 2021 | Pending |
Array
(
[id] => 17977334
[patent_doc_number] => 11494194
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-11-08
[patent_title] => Processor having multiple cores, shared core extension logic, and shared core extension utilization instructions
[patent_app_type] => utility
[patent_app_number] => 17/216618
[patent_app_country] => US
[patent_app_date] => 2021-03-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 17
[patent_no_of_words] => 17233
[patent_no_of_claims] => 30
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 112
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17216618
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/216618 | Processor having multiple cores, shared core extension logic, and shared core extension utilization instructions | Mar 28, 2021 | Issued |