Search

Faye M. Fleming

Examiner (ID: 10169, Phone: (571)272-6672 , Office: P/3616 )

Most Active Art Unit
3616
Art Unit(s)
3618, 3616, 3614, 3612, 3611
Total Applications
3086
Issued Applications
2738
Pending Applications
138
Abandoned Applications
240

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 19288294 [patent_doc_number] => 20240224777 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-07-04 [patent_title] => DISPLAY DEVICE [patent_app_type] => utility [patent_app_number] => 18/534829 [patent_app_country] => US [patent_app_date] => 2023-12-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 16439 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 77 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18534829 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/534829
DISPLAY DEVICE Dec 10, 2023 Pending
Array ( [id] => 19409157 [patent_doc_number] => 20240292668 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-08-29 [patent_title] => DISPLAY PANEL AND DISPLAY APPARATUS INCLUDING THE SAME [patent_app_type] => utility [patent_app_number] => 18/534736 [patent_app_country] => US [patent_app_date] => 2023-12-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 13073 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 99 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18534736 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/534736
DISPLAY PANEL AND DISPLAY APPARATUS INCLUDING THE SAME Dec 10, 2023 Pending
Array ( [id] => 19221741 [patent_doc_number] => 20240186445 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-06-06 [patent_title] => METHOD FOR POROSIFYING (Al,In,Ga)N/(Al,In,Ga)N MESAS [patent_app_type] => utility [patent_app_number] => 18/524628 [patent_app_country] => US [patent_app_date] => 2023-11-30 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7214 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -7 [patent_words_short_claim] => 113 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18524628 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/524628
METHOD FOR POROSIFYING (Al,In,Ga)N/(Al,In,Ga)N MESAS Nov 29, 2023 Pending
Array ( [id] => 19470658 [patent_doc_number] => 20240324328 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-09-26 [patent_title] => DISPLAY APPARATUS [patent_app_type] => utility [patent_app_number] => 18/505024 [patent_app_country] => US [patent_app_date] => 2023-11-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 13495 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 156 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18505024 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/505024
DISPLAY APPARATUS Nov 7, 2023 Pending
Array ( [id] => 18975241 [patent_doc_number] => 20240055333 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-02-15 [patent_title] => SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING SAME [patent_app_type] => utility [patent_app_number] => 18/449062 [patent_app_country] => US [patent_app_date] => 2023-08-14 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7029 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -15 [patent_words_short_claim] => 164 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18449062 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/449062
SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING SAME Aug 13, 2023 Pending
Array ( [id] => 19454925 [patent_doc_number] => 20240315055 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-09-19 [patent_title] => MEMORY PACKAGE EXPANSION [patent_app_type] => utility [patent_app_number] => 18/233296 [patent_app_country] => US [patent_app_date] => 2023-08-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4562 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 48 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18233296 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/233296
MEMORY PACKAGE EXPANSION Aug 10, 2023 Pending
Array ( [id] => 19515931 [patent_doc_number] => 20240347617 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-10-17 [patent_title] => ELEMENTAL DOPING OF HIGH-K DIELECTRIC OXIDE TO CREATE P-TYPE CONDUCTIVITY IN THIN LAYER CHANNELS VIA SURFACE CHARGE TRANSFER [patent_app_type] => utility [patent_app_number] => 18/232549 [patent_app_country] => US [patent_app_date] => 2023-08-10 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 5174 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 38 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18232549 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/232549
ELEMENTAL DOPING OF HIGH-K DIELECTRIC OXIDE TO CREATE P-TYPE CONDUCTIVITY IN THIN LAYER CHANNELS VIA SURFACE CHARGE TRANSFER Aug 9, 2023 Pending
Array ( [id] => 19500513 [patent_doc_number] => 20240339531 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-10-10 [patent_title] => CHANNEL WIDTH MODULATION [patent_app_type] => utility [patent_app_number] => 18/365470 [patent_app_country] => US [patent_app_date] => 2023-08-04 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 9807 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 128 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18365470 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/365470
CHANNEL WIDTH MODULATION Aug 3, 2023 Pending
Array ( [id] => 18883028 [patent_doc_number] => 20240006397 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-01-04 [patent_title] => DISPLAY PANEL [patent_app_type] => utility [patent_app_number] => 18/212430 [patent_app_country] => US [patent_app_date] => 2023-06-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 1891 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 72 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18212430 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/212430
DISPLAY PANEL Jun 20, 2023 Pending
Array ( [id] => 19646575 [patent_doc_number] => 20240421095 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-12-19 [patent_title] => SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF [patent_app_type] => utility [patent_app_number] => 18/337040 [patent_app_country] => US [patent_app_date] => 2023-06-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7688 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 96 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18337040 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/337040
SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF Jun 18, 2023 Pending
Array ( [id] => 19349351 [patent_doc_number] => 20240258315 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-08-01 [patent_title] => DIPOLE-FIRST APPROACH TO FABRICATE A TOP-TIER DEVICE OF A COMPLEMENTARY FIELD EFFECT TRANSISTOR (CFET) [patent_app_type] => utility [patent_app_number] => 18/336183 [patent_app_country] => US [patent_app_date] => 2023-06-16 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 10035 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 37 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18336183 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/336183
DIPOLE-FIRST APPROACH TO FABRICATE A TOP-TIER DEVICE OF A COMPLEMENTARY FIELD EFFECT TRANSISTOR (CFET) Jun 15, 2023 Pending
Array ( [id] => 19646567 [patent_doc_number] => 20240421087 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-12-19 [patent_title] => STRUCTURE FOR BACKSIDE SIGNAL AND POWER [patent_app_type] => utility [patent_app_number] => 18/334606 [patent_app_country] => US [patent_app_date] => 2023-06-14 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 9130 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 80 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18334606 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/334606
STRUCTURE FOR BACKSIDE SIGNAL AND POWER Jun 13, 2023 Pending
Array ( [id] => 19634662 [patent_doc_number] => 20240413111 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-12-12 [patent_title] => INLINE RESISTOR INTEGRATED WITH CONDUCTIVE CONTACT PAD STRUCTURE [patent_app_type] => utility [patent_app_number] => 18/206731 [patent_app_country] => US [patent_app_date] => 2023-06-07 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 10229 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 78 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18206731 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/206731
INLINE RESISTOR INTEGRATED WITH CONDUCTIVE CONTACT PAD STRUCTURE Jun 6, 2023 Pending
Array ( [id] => 19116483 [patent_doc_number] => 20240128233 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-04-18 [patent_title] => SENSOR PACKAGE STRUCTURE AND MANUFACTURING METHOD THREROF [patent_app_type] => utility [patent_app_number] => 18/206132 [patent_app_country] => US [patent_app_date] => 2023-06-06 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 5172 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -15 [patent_words_short_claim] => 225 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18206132 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/206132
SENSOR PACKAGE STRUCTURE AND MANUFACTURING METHOD THREROF Jun 5, 2023 Pending
Array ( [id] => 19161118 [patent_doc_number] => 20240153825 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-05-09 [patent_title] => SEMICONDUCTOR DEVICE HAVING AN NMOS TRANSISTOR AND A PMOS TRANSISTOR [patent_app_type] => utility [patent_app_number] => 18/323416 [patent_app_country] => US [patent_app_date] => 2023-05-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8416 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -12 [patent_words_short_claim] => 130 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18323416 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/323416
SEMICONDUCTOR DEVICE HAVING AN NMOS TRANSISTOR AND A PMOS TRANSISTOR May 24, 2023 Pending
Array ( [id] => 18653288 [patent_doc_number] => 20230299128 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2023-09-21 [patent_title] => LATERAL FIELD-EFFECT TRANSISTOR AND PREPARING METHOD [patent_app_type] => utility [patent_app_number] => 18/201771 [patent_app_country] => US [patent_app_date] => 2023-05-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6322 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 101 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18201771 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/201771
LATERAL FIELD-EFFECT TRANSISTOR AND PREPARING METHOD May 24, 2023 Pending
Array ( [id] => 18821417 [patent_doc_number] => 20230395758 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2023-12-07 [patent_title] => DISPLAY DEVICE [patent_app_type] => utility [patent_app_number] => 18/201209 [patent_app_country] => US [patent_app_date] => 2023-05-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7057 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -16 [patent_words_short_claim] => 83 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18201209 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/201209
DISPLAY DEVICE May 23, 2023 Pending
Array ( [id] => 19589869 [patent_doc_number] => 20240387426 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-11-21 [patent_title] => ELECTROMIGRATION RESISTANT SEMICONDUCTOR STRUCTURE [patent_app_type] => utility [patent_app_number] => 18/319522 [patent_app_country] => US [patent_app_date] => 2023-05-18 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4384 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 64 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18319522 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/319522
ELECTROMIGRATION RESISTANT SEMICONDUCTOR STRUCTURE May 17, 2023 Pending
Array ( [id] => 19071254 [patent_doc_number] => 20240105680 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-03-28 [patent_title] => SEMICONDUCTOR CHIP STACK STRUCTURE AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME [patent_app_type] => utility [patent_app_number] => 18/198418 [patent_app_country] => US [patent_app_date] => 2023-05-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8486 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 166 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18198418 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/198418
SEMICONDUCTOR CHIP STACK STRUCTURE AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME May 16, 2023 Pending
Array ( [id] => 18774579 [patent_doc_number] => 20230369410 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2023-11-16 [patent_title] => TRANSISTOR DEVICE, SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING A TRANSISTOR DEVICE [patent_app_type] => utility [patent_app_number] => 18/142050 [patent_app_country] => US [patent_app_date] => 2023-05-02 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 11889 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -13 [patent_words_short_claim] => 184 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18142050 [rel_patent_id] =>[rel_patent_doc_number] =>)
18/142050
TRANSISTOR DEVICE, SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING A TRANSISTOR DEVICE May 1, 2023 Pending
Menu