Search

Frank Sever

Examiner (ID: 2282)

Most Active Art Unit
1306
Art Unit(s)
1306, 1305, 1303, 1801, 2899
Total Applications
1564
Issued Applications
1483
Pending Applications
0
Abandoned Applications
81

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 18750484 [patent_doc_number] => 11809798 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2023-11-07 [patent_title] => Implementing large multipliers in tensor arrays [patent_app_type] => utility [patent_app_number] => 16/914018 [patent_app_country] => US [patent_app_date] => 2020-06-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 42 [patent_figures_cnt] => 43 [patent_no_of_words] => 17611 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 134 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16914018 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/914018
Implementing large multipliers in tensor arrays Jun 25, 2020 Issued
Array ( [id] => 20595632 [patent_doc_number] => 12579351 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2026-03-17 [patent_title] => Programmatically generated reduced fault injections for functional safety circuits [patent_app_type] => utility [patent_app_number] => 17/999576 [patent_app_country] => US [patent_app_date] => 2020-06-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 3 [patent_no_of_words] => 4932 [patent_no_of_claims] => 21 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 177 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17999576 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/999576
Programmatically generated reduced fault injections for functional safety circuits Jun 24, 2020 Issued
Array ( [id] => 18890073 [patent_doc_number] => 11868846 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2024-01-09 [patent_title] => Quantum computing simulation using comparative rejection sampling [patent_app_type] => utility [patent_app_number] => 16/909938 [patent_app_country] => US [patent_app_date] => 2020-06-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 16 [patent_figures_cnt] => 19 [patent_no_of_words] => 16385 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 127 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16909938 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/909938
Quantum computing simulation using comparative rejection sampling Jun 22, 2020 Issued
Array ( [id] => 17438041 [patent_doc_number] => 11263376 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2022-03-01 [patent_title] => System and method for fixing unknowns when simulating nested clock gaters [patent_app_type] => utility [patent_app_number] => 16/909963 [patent_app_country] => US [patent_app_date] => 2020-06-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 4182 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 127 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16909963 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/909963
System and method for fixing unknowns when simulating nested clock gaters Jun 22, 2020 Issued
Array ( [id] => 16332976 [patent_doc_number] => 20200303942 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-09-24 [patent_title] => PORTABLE PROPANE-FUELED BATTERY CHARGER [patent_app_type] => utility [patent_app_number] => 16/897750 [patent_app_country] => US [patent_app_date] => 2020-06-10 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 5248 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 113 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16897750 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/897750
Portable propane-fueled battery charger Jun 9, 2020 Issued
Array ( [id] => 16439388 [patent_doc_number] => 20200356714 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-11-12 [patent_title] => SYSTEMS AND METHODS FOR INTER-DIE BLOCK LEVEL DESIGN [patent_app_type] => utility [patent_app_number] => 16/882349 [patent_app_country] => US [patent_app_date] => 2020-05-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 3485 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -9 [patent_words_short_claim] => 43 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16882349 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/882349
Systems and methods for inter-die block level design May 21, 2020 Issued
Array ( [id] => 17018906 [patent_doc_number] => 11088556 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-08-10 [patent_title] => Power system for high temperature applications with rechargeable energy storage [patent_app_type] => utility [patent_app_number] => 15/930069 [patent_app_country] => US [patent_app_date] => 2020-05-12 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 16 [patent_figures_cnt] => 28 [patent_no_of_words] => 23667 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 192 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15930069 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/930069
Power system for high temperature applications with rechargeable energy storage May 11, 2020 Issued
Array ( [id] => 19078522 [patent_doc_number] => 11947890 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-04-02 [patent_title] => Implementation of deep neural networks for testing and quality control in the production of memory devices [patent_app_type] => utility [patent_app_number] => 16/870070 [patent_app_country] => US [patent_app_date] => 2020-05-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 30 [patent_figures_cnt] => 39 [patent_no_of_words] => 12244 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 250 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16870070 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/870070
Implementation of deep neural networks for testing and quality control in the production of memory devices May 7, 2020 Issued
Array ( [id] => 17165199 [patent_doc_number] => 11151299 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-10-19 [patent_title] => Integrated circuit [patent_app_type] => utility [patent_app_number] => 16/862391 [patent_app_country] => US [patent_app_date] => 2020-04-29 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 3 [patent_no_of_words] => 5684 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 138 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16862391 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/862391
Integrated circuit Apr 28, 2020 Issued
Array ( [id] => 17195174 [patent_doc_number] => 11163933 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-11-02 [patent_title] => Layout method [patent_app_type] => utility [patent_app_number] => 16/858400 [patent_app_country] => US [patent_app_date] => 2020-04-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 3 [patent_no_of_words] => 5583 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 91 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16858400 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/858400
Layout method Apr 23, 2020 Issued
Array ( [id] => 17121351 [patent_doc_number] => 11132487 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-09-28 [patent_title] => Method of designing a layout of a pattern, method of forming a pattern using the same, and method of manufacturing a semiconductor device using the same [patent_app_type] => utility [patent_app_number] => 16/856216 [patent_app_country] => US [patent_app_date] => 2020-04-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 28 [patent_figures_cnt] => 29 [patent_no_of_words] => 9163 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 241 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16856216 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/856216
Method of designing a layout of a pattern, method of forming a pattern using the same, and method of manufacturing a semiconductor device using the same Apr 22, 2020 Issued
Array ( [id] => 17164457 [patent_doc_number] => 11150551 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-10-19 [patent_title] => Method for optical proximity correction in which consistency is maintained and method for manufacturing mask using the same [patent_app_type] => utility [patent_app_number] => 16/855083 [patent_app_country] => US [patent_app_date] => 2020-04-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 15 [patent_figures_cnt] => 16 [patent_no_of_words] => 11541 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 139 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16855083 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/855083
Method for optical proximity correction in which consistency is maintained and method for manufacturing mask using the same Apr 21, 2020 Issued
Array ( [id] => 19669737 [patent_doc_number] => 12182489 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-12-31 [patent_title] => Enforcing simulation-based physical design rules to optimize circuit layout [patent_app_type] => utility [patent_app_number] => 16/852640 [patent_app_country] => US [patent_app_date] => 2020-04-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 9 [patent_no_of_words] => 4303 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 105 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16852640 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/852640
Enforcing simulation-based physical design rules to optimize circuit layout Apr 19, 2020 Issued
Array ( [id] => 17092002 [patent_doc_number] => 11120192 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2021-09-14 [patent_title] => White space insertion for enhanced routability [patent_app_type] => utility [patent_app_number] => 16/853180 [patent_app_country] => US [patent_app_date] => 2020-04-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 23 [patent_no_of_words] => 10640 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 125 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16853180 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/853180
White space insertion for enhanced routability Apr 19, 2020 Issued
Array ( [id] => 17165201 [patent_doc_number] => 11151301 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-10-19 [patent_title] => Point-to-point module connection interface for integrated circuit generation [patent_app_type] => utility [patent_app_number] => 16/851966 [patent_app_country] => US [patent_app_date] => 2020-04-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 10845 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 113 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16851966 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/851966
Point-to-point module connection interface for integrated circuit generation Apr 16, 2020 Issued
Array ( [id] => 17151611 [patent_doc_number] => 11144689 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2021-10-12 [patent_title] => System and method for generating a quantum circuit [patent_app_type] => utility [patent_app_number] => 16/848530 [patent_app_country] => US [patent_app_date] => 2020-04-14 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 25 [patent_figures_cnt] => 16 [patent_no_of_words] => 11942 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 113 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16848530 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/848530
System and method for generating a quantum circuit Apr 13, 2020 Issued
Array ( [id] => 16730075 [patent_doc_number] => 20210097222 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-04-01 [patent_title] => METHOD AND SYSTEM FOR DETERMINING EQUIVALENCE OF DESIGN RULE MANUAL DATA AND DESIGN RULE CHECKING DATA [patent_app_type] => utility [patent_app_number] => 16/847386 [patent_app_country] => US [patent_app_date] => 2020-04-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7387 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 76 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16847386 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/847386
Method and system for determining equivalence of design rule manual data and design rule checking data Apr 12, 2020 Issued
Array ( [id] => 17106558 [patent_doc_number] => 11126776 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-09-21 [patent_title] => Coherent placement of slotline mode suppression structures in coplanar waveguides for quantum devices [patent_app_type] => utility [patent_app_number] => 16/840930 [patent_app_country] => US [patent_app_date] => 2020-04-06 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 9 [patent_no_of_words] => 8200 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 71 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16840930 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/840930
Coherent placement of slotline mode suppression structures in coplanar waveguides for quantum devices Apr 5, 2020 Issued
Array ( [id] => 18204572 [patent_doc_number] => 11586969 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2023-02-21 [patent_title] => Quantum circuit optimization using windowed quantum arithmetic [patent_app_type] => utility [patent_app_number] => 16/833250 [patent_app_country] => US [patent_app_date] => 2020-03-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 10 [patent_no_of_words] => 10284 [patent_no_of_claims] => 27 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 186 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16833250 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/833250
Quantum circuit optimization using windowed quantum arithmetic Mar 26, 2020 Issued
Array ( [id] => 16950589 [patent_doc_number] => 20210209281 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-07-08 [patent_title] => METHOD AND SYSTEM FOR IMPROVING PROPAGATION DELAY OF CONDUCTIVE LINE [patent_app_type] => utility [patent_app_number] => 16/826018 [patent_app_country] => US [patent_app_date] => 2020-03-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8935 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16826018 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/826018
Method and system for improving propagation delay of conductive line Mar 19, 2020 Issued
Menu