Search

Fritz Alphonse

Examiner (ID: 313, Phone: (571)272-3813 , Office: P/2112 )

Most Active Art Unit
2112
Art Unit(s)
2112, 2775, 2133, 2675
Total Applications
1754
Issued Applications
1609
Pending Applications
27
Abandoned Applications
125

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 13294495 [patent_doc_number] => 10158452 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2018-12-18 [patent_title] => Apparatus for transmitting broadcast signals, apparatus for receiving broadcast signals, method for transmitting broadcast signals and method for receiving broadcast signals [patent_app_type] => utility [patent_app_number] => 15/636230 [patent_app_country] => US [patent_app_date] => 2017-06-28 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 45 [patent_figures_cnt] => 52 [patent_no_of_words] => 27894 [patent_no_of_claims] => 8 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 213 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15636230 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/636230
Apparatus for transmitting broadcast signals, apparatus for receiving broadcast signals, method for transmitting broadcast signals and method for receiving broadcast signals Jun 27, 2017 Issued
Array ( [id] => 17001325 [patent_doc_number] => 11080135 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-08-03 [patent_title] => Methods and apparatus to perform error detection and/or correction in a memory device [patent_app_type] => utility [patent_app_number] => 16/617411 [patent_app_country] => US [patent_app_date] => 2017-06-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 12 [patent_no_of_words] => 14584 [patent_no_of_claims] => 25 [patent_no_of_ind_claims] => 12 [patent_words_short_claim] => 150 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16617411 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/617411
Methods and apparatus to perform error detection and/or correction in a memory device Jun 26, 2017 Issued
Array ( [id] => 15638679 [patent_doc_number] => 10592333 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-03-17 [patent_title] => Dual-mode error-correction code/write-once memory codec [patent_app_type] => utility [patent_app_number] => 15/633835 [patent_app_country] => US [patent_app_date] => 2017-06-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 8 [patent_no_of_words] => 5221 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 185 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15633835 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/633835
Dual-mode error-correction code/write-once memory codec Jun 26, 2017 Issued
Array ( [id] => 15121075 [patent_doc_number] => 20190347171 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-11-14 [patent_title] => METHODS, SYSTEMS AND APPARATUS TO DYNAMICALLY FACILITATE BOUNDARYLESS, HIGH AVAILABILITY M..N WORKING CONFIGURATION MANAGEMENT WITH SUPPLEMENTAL RESOURCE [patent_app_type] => utility [patent_app_number] => 16/312335 [patent_app_country] => US [patent_app_date] => 2017-06-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 23843 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -36 [patent_words_short_claim] => 163 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16312335 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/312335
Methods, systems and apparatus to dynamically facilitate boundaryless, high availability M..N working configuration management with supplemental resource Jun 22, 2017 Issued
Array ( [id] => 11985620 [patent_doc_number] => 20170289775 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-10-05 [patent_title] => 'DIGITAL BROADCASTING SYSTEM AND DATA PROCESSING METHOD IN THE DIGITAL BROADCASTING SYSTEM' [patent_app_type] => utility [patent_app_number] => 15/630799 [patent_app_country] => US [patent_app_date] => 2017-06-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 26 [patent_figures_cnt] => 26 [patent_no_of_words] => 20111 [patent_no_of_claims] => 6 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15630799 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/630799
Digital broadcasting system and data processing method in the digital broadcasting system Jun 21, 2017 Issued
Array ( [id] => 14399283 [patent_doc_number] => 10312937 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-06-04 [patent_title] => Early termination technique for LDPC decoder architecture [patent_app_type] => utility [patent_app_number] => 15/619168 [patent_app_country] => US [patent_app_date] => 2017-06-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 17 [patent_figures_cnt] => 21 [patent_no_of_words] => 16363 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 220 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15619168 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/619168
Early termination technique for LDPC decoder architecture Jun 8, 2017 Issued
Array ( [id] => 14739945 [patent_doc_number] => 10389389 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-08-20 [patent_title] => Method and data storage device using convolutional low-density parity-check coding with a long page write and a short page read granularity [patent_app_type] => utility [patent_app_number] => 15/617059 [patent_app_country] => US [patent_app_date] => 2017-06-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 17 [patent_no_of_words] => 20517 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 78 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15617059 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/617059
Method and data storage device using convolutional low-density parity-check coding with a long page write and a short page read granularity Jun 7, 2017 Issued
Array ( [id] => 12096100 [patent_doc_number] => 20170353193 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-12-07 [patent_title] => 'APPARATUS AND METHOD FOR ENCODING WITH CYCLIC REDUNDANCY CHECK AND POLAR CODE' [patent_app_type] => utility [patent_app_number] => 15/611725 [patent_app_country] => US [patent_app_date] => 2017-06-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 18 [patent_figures_cnt] => 18 [patent_no_of_words] => 13410 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15611725 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/611725
Apparatus and method for encoding with cyclic redundancy check and polar code May 31, 2017 Issued
Array ( [id] => 13595349 [patent_doc_number] => 20180349223 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-12-06 [patent_title] => PROCESSING DATA ACCESS TRANSACTIONS IN A DISPERSED STORAGE NETWORK USING SOURCE REVISION INDICATORS [patent_app_type] => utility [patent_app_number] => 15/611027 [patent_app_country] => US [patent_app_date] => 2017-06-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8928 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -12 [patent_words_short_claim] => 274 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15611027 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/611027
Processing data access transactions in a dispersed storage network using source revision indicators May 31, 2017 Issued
Array ( [id] => 13710489 [patent_doc_number] => 20170366199 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-12-21 [patent_title] => APPARATUS AND METHODS FOR ERROR DETECTION CODING [patent_app_type] => utility [patent_app_number] => 15/611201 [patent_app_country] => US [patent_app_date] => 2017-06-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 20267 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -20 [patent_words_short_claim] => 122 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15611201 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/611201
Apparatus and methods for error detection coding May 31, 2017 Issued
Array ( [id] => 14298717 [patent_doc_number] => 10289485 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-05-14 [patent_title] => Integrated circuit [patent_app_type] => utility [patent_app_number] => 15/609524 [patent_app_country] => US [patent_app_date] => 2017-05-31 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 5377 [patent_no_of_claims] => 23 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 85 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15609524 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/609524
Integrated circuit May 30, 2017 Issued
Array ( [id] => 17325324 [patent_doc_number] => 11216336 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2022-01-04 [patent_title] => Storage apparatus and memory device control method [patent_app_type] => utility [patent_app_number] => 16/324882 [patent_app_country] => US [patent_app_date] => 2017-05-30 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 8795 [patent_no_of_claims] => 15 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 217 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16324882 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/324882
Storage apparatus and memory device control method May 29, 2017 Issued
Array ( [id] => 13291647 [patent_doc_number] => 10157013 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2018-12-18 [patent_title] => Efficient readout from memory cells using data compression [patent_app_type] => utility [patent_app_number] => 15/602444 [patent_app_country] => US [patent_app_date] => 2017-05-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 4 [patent_no_of_words] => 7457 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 131 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15602444 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/602444
Efficient readout from memory cells using data compression May 22, 2017 Issued
Array ( [id] => 14065195 [patent_doc_number] => 10236913 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-03-19 [patent_title] => Error checking and correcting decoder [patent_app_type] => utility [patent_app_number] => 15/592220 [patent_app_country] => US [patent_app_date] => 2017-05-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 6872 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 199 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15592220 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/592220
Error checking and correcting decoder May 10, 2017 Issued
Array ( [id] => 14425325 [patent_doc_number] => 10317462 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-06-11 [patent_title] => Wide-range clock signal generation for speed grading of logic cores [patent_app_type] => utility [patent_app_number] => 15/592763 [patent_app_country] => US [patent_app_date] => 2017-05-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 4512 [patent_no_of_claims] => 14 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 84 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15592763 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/592763
Wide-range clock signal generation for speed grading of logic cores May 10, 2017 Issued
Array ( [id] => 13554877 [patent_doc_number] => 20180328986 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-11-15 [patent_title] => DEBUGGING TRANSLATION BLOCK AND DEBUGGING ARCHITECTURE [patent_app_type] => utility [patent_app_number] => 15/591161 [patent_app_country] => US [patent_app_date] => 2017-05-10 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 11322 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 63 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15591161 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/591161
Debugging translation block and debugging architecture May 9, 2017 Issued
Array ( [id] => 14885593 [patent_doc_number] => 10422832 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-09-24 [patent_title] => Sequential circuit, scan chain circuit including the same and integrated circuit including the same [patent_app_type] => utility [patent_app_number] => 15/590180 [patent_app_country] => US [patent_app_date] => 2017-05-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 20 [patent_figures_cnt] => 23 [patent_no_of_words] => 10221 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 109 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15590180 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/590180
Sequential circuit, scan chain circuit including the same and integrated circuit including the same May 8, 2017 Issued
Array ( [id] => 13540657 [patent_doc_number] => 20180321875 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-11-08 [patent_title] => ECC Memory Controller To Detect Dangling Pointers [patent_app_type] => utility [patent_app_number] => 15/589217 [patent_app_country] => US [patent_app_date] => 2017-05-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7211 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 64 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15589217 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/589217
ECC memory controller to detect dangling pointers May 7, 2017 Issued
Array ( [id] => 14425329 [patent_doc_number] => 10317464 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-06-11 [patent_title] => Dynamic scan chain reconfiguration in an integrated circuit [patent_app_type] => utility [patent_app_number] => 15/589644 [patent_app_country] => US [patent_app_date] => 2017-05-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 6 [patent_no_of_words] => 3582 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 108 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15589644 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/589644
Dynamic scan chain reconfiguration in an integrated circuit May 7, 2017 Issued
Array ( [id] => 11938596 [patent_doc_number] => 20170242746 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-08-24 [patent_title] => 'PERFORMING A CYCLIC REDUNDANCY CHECKSUM OPERATION RESPONSIVE TO A USER-LEVEL INSTRUCTION' [patent_app_type] => utility [patent_app_number] => 15/589561 [patent_app_country] => US [patent_app_date] => 2017-05-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 5336 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15589561 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/589561
Performing a cyclic redundancy checksum operation responsive to a user-level instruction May 7, 2017 Issued
Menu