
Garrett K. Atkinson
Examiner (ID: 7159, Phone: (571)272-8117 , Office: P/3764 )
| Most Active Art Unit | 3784 |
| Art Unit(s) | 3764, 3784 |
| Total Applications | 1080 |
| Issued Applications | 809 |
| Pending Applications | 58 |
| Abandoned Applications | 238 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 19349453
[patent_doc_number] => 20240258417
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-01
[patent_title] => SEMICONDUCTOR DEVICE AND FABRICATING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/631091
[patent_app_country] => US
[patent_app_date] => 2024-04-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5456
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 238
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18631091
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/631091 | Semiconductor device and fabricating method thereof | Apr 9, 2024 | Issued |
Array
(
[id] => 19321653
[patent_doc_number] => 20240243200
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-07-18
[patent_title] => SEMICONDUCTOR DEVICE WITH CONTACT PLUGS
[patent_app_type] => utility
[patent_app_number] => 18/624167
[patent_app_country] => US
[patent_app_date] => 2024-04-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11535
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 287
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18624167
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/624167 | Semiconductor device with contact plugs | Apr 1, 2024 | Issued |
Array
(
[id] => 19781675
[patent_doc_number] => 12230714
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-02-18
[patent_title] => Self-aligned gate endcap (SAGE) architectures with vertical sidewalls
[patent_app_type] => utility
[patent_app_number] => 18/622615
[patent_app_country] => US
[patent_app_date] => 2024-03-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 28
[patent_no_of_words] => 12461
[patent_no_of_claims] => 28
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 304
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18622615
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/622615 | Self-aligned gate endcap (SAGE) architectures with vertical sidewalls | Mar 28, 2024 | Issued |
Array
(
[id] => 19349420
[patent_doc_number] => 20240258384
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-01
[patent_title] => LATERALLY-GATED TRANSISTORS AND LATERAL SCHOTTKY DIODES WITH INTEGRATED LATERAL FIELD PLATE STRUCTURES
[patent_app_type] => utility
[patent_app_number] => 18/609778
[patent_app_country] => US
[patent_app_date] => 2024-03-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 19226
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 153
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18609778
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/609778 | Laterally-gated transistors and lateral Schottky diodes with integrated lateral field plate structures | Mar 18, 2024 | Issued |
Array
(
[id] => 20496664
[patent_doc_number] => 12538555
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2026-01-27
[patent_title] => Diamond-like carbon coating for passive and active electronics
[patent_app_type] => utility
[patent_app_number] => 18/601289
[patent_app_country] => US
[patent_app_date] => 2024-03-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 10
[patent_no_of_words] => 3559
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 116
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18601289
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/601289 | Diamond-like carbon coating for passive and active electronics | Mar 10, 2024 | Issued |
Array
(
[id] => 19237555
[patent_doc_number] => 20240194750
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-13
[patent_title] => LAYOUT TECHNIQUES AND OPTIMIZATION FOR POWER TRANSISTORS
[patent_app_type] => utility
[patent_app_number] => 18/582153
[patent_app_country] => US
[patent_app_date] => 2024-02-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7501
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 90
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18582153
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/582153 | Layout techniques and optimization for power transistors | Feb 19, 2024 | Issued |
Array
(
[id] => 19887015
[patent_doc_number] => 12272748
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-04-08
[patent_title] => Semiconductor device having base region beneath trench gate
[patent_app_type] => utility
[patent_app_number] => 18/409424
[patent_app_country] => US
[patent_app_date] => 2024-01-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 18
[patent_no_of_words] => 8883
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 308
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18409424
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/409424 | Semiconductor device having base region beneath trench gate | Jan 9, 2024 | Issued |
Array
(
[id] => 19252740
[patent_doc_number] => 20240203737
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-20
[patent_title] => MANUFACTURING METHOD OF AN ELEMENT OF AN ELECTRONIC DEVICE HAVING IMPROVED RELIABILITY, AND RELATED ELEMENT, ELECTRONIC DEVICE AND ELECTRONIC APPARATUS
[patent_app_type] => utility
[patent_app_number] => 18/395174
[patent_app_country] => US
[patent_app_date] => 2023-12-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7260
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 153
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18395174
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/395174 | Manufacturing method of an element of an electronic device having improved reliability, and related element, electronic device and electronic apparatus | Dec 21, 2023 | Issued |
Array
(
[id] => 19741131
[patent_doc_number] => 12217975
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-02-04
[patent_title] => Semiconductor device having metal gate and poly gate
[patent_app_type] => utility
[patent_app_number] => 18/527151
[patent_app_country] => US
[patent_app_date] => 2023-12-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 13
[patent_no_of_words] => 6548
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 151
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18527151
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/527151 | Semiconductor device having metal gate and poly gate | Nov 30, 2023 | Issued |
Array
(
[id] => 19828844
[patent_doc_number] => 12249640
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-03-11
[patent_title] => Conformal transfer doping method for Fin-like field effect transistor
[patent_app_type] => utility
[patent_app_number] => 18/524417
[patent_app_country] => US
[patent_app_date] => 2023-11-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 13
[patent_no_of_words] => 11940
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 153
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18524417
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/524417 | Conformal transfer doping method for Fin-like field effect transistor | Nov 29, 2023 | Issued |
Array
(
[id] => 20307100
[patent_doc_number] => 12453111
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-10-21
[patent_title] => Channel stop and well dopant migration control implant for reduced MOS threshold voltage mismatch
[patent_app_type] => utility
[patent_app_number] => 18/512506
[patent_app_country] => US
[patent_app_date] => 2023-11-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 19
[patent_no_of_words] => 3440
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 132
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18512506
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/512506 | Channel stop and well dopant migration control implant for reduced MOS threshold voltage mismatch | Nov 16, 2023 | Issued |
Array
(
[id] => 19253054
[patent_doc_number] => 20240204051
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-20
[patent_title] => SILICON CARBIDE SEMICONDUCTOR SUBSTRATE, METHOD OF MANUFACTURING SILICON CARBIDE SEMICONDUCTOR SUBSTRATE, SILICON CARBIDE SEMICONDUCTOR DEVICE, AND METHOD OF MANUFACTURING SILICON CARBIDE SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/497450
[patent_app_country] => US
[patent_app_date] => 2023-10-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8337
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -2
[patent_words_short_claim] => 152
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18497450
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/497450 | SILICON CARBIDE SEMICONDUCTOR SUBSTRATE, METHOD OF MANUFACTURING SILICON CARBIDE SEMICONDUCTOR SUBSTRATE, SILICON CARBIDE SEMICONDUCTOR DEVICE, AND METHOD OF MANUFACTURING SILICON CARBIDE SEMICONDUCTOR DEVICE | Oct 29, 2023 | Pending |
Array
(
[id] => 19639699
[patent_doc_number] => 12170316
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-12-17
[patent_title] => Nitride semiconductor device with element isolation area
[patent_app_type] => utility
[patent_app_number] => 18/490965
[patent_app_country] => US
[patent_app_date] => 2023-10-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 15
[patent_no_of_words] => 6289
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 265
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18490965
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/490965 | Nitride semiconductor device with element isolation area | Oct 19, 2023 | Issued |
Array
(
[id] => 19409085
[patent_doc_number] => 20240292596
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-29
[patent_title] => SEMICONDUCTOR DEVICE INCLUDING CAPACITOR AND METHOD OF FABRICATING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/489189
[patent_app_country] => US
[patent_app_date] => 2023-10-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6864
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 109
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18489189
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/489189 | SEMICONDUCTOR DEVICE INCLUDING CAPACITOR AND METHOD OF FABRICATING THE SAME | Oct 17, 2023 | Pending |
Array
(
[id] => 19895012
[patent_doc_number] => 20250120324
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-04-10
[patent_title] => MULTI-TAPERED MRAM DEVICE STRUCTURE
[patent_app_type] => utility
[patent_app_number] => 18/483864
[patent_app_country] => US
[patent_app_date] => 2023-10-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6555
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 71
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18483864
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/483864 | MULTI-TAPERED MRAM DEVICE STRUCTURE | Oct 9, 2023 | Pending |
Array
(
[id] => 19392962
[patent_doc_number] => 20240282832
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-22
[patent_title] => NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/483720
[patent_app_country] => US
[patent_app_date] => 2023-10-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4614
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 81
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18483720
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/483720 | NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURING METHOD THEREOF | Oct 9, 2023 | Pending |
Array
(
[id] => 18927350
[patent_doc_number] => 20240030354
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-01-25
[patent_title] => SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/474842
[patent_app_country] => US
[patent_app_date] => 2023-09-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10778
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 92
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18474842
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/474842 | Semiconductor device comprising channel layers with different thicknesses | Sep 25, 2023 | Issued |
Array
(
[id] => 19821109
[patent_doc_number] => 20250079316
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-03-06
[patent_title] => SEMICONDUCTOR DEVICE AND ISOLATION STRUCTURE AND CONTACT ETCH STOP LAYER THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/241413
[patent_app_country] => US
[patent_app_date] => 2023-09-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7435
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 57
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18241413
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/241413 | SEMICONDUCTOR DEVICE AND ISOLATION STRUCTURE AND CONTACT ETCH STOP LAYER THEREOF | Aug 31, 2023 | Pending |
Array
(
[id] => 18821366
[patent_doc_number] => 20230395707
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-07
[patent_title] => ELECTRONIC COMPONENT, METHOD FOR THE CONTROL THEREOF, AND METHOD FOR PRODUCING AN ELECTRONIC COMPONENT
[patent_app_type] => utility
[patent_app_number] => 18/455136
[patent_app_country] => US
[patent_app_date] => 2023-08-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14563
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -25
[patent_words_short_claim] => 109
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18455136
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/455136 | ELECTRONIC COMPONENT, METHOD FOR THE CONTROL THEREOF, AND METHOD FOR PRODUCING AN ELECTRONIC COMPONENT | Aug 23, 2023 | Pending |
Array
(
[id] => 19038422
[patent_doc_number] => 20240088237
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-03-14
[patent_title] => SEMICONDUCTOR DEVICE TERMINATION STRUCTURES AND METHODS OF MANUFACTURING SEMICONDUCTOR DEVICE TERMINATION STRUCTURES
[patent_app_type] => utility
[patent_app_number] => 18/454328
[patent_app_country] => US
[patent_app_date] => 2023-08-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12077
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 186
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18454328
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/454328 | SEMICONDUCTOR DEVICE TERMINATION STRUCTURES AND METHODS OF MANUFACTURING SEMICONDUCTOR DEVICE TERMINATION STRUCTURES | Aug 22, 2023 | Pending |