
Han Yang
Examiner (ID: 5682, Phone: (571)270-3048 , Office: P/2824 )
| Most Active Art Unit | 2824 |
| Art Unit(s) | 2493, 2809, 2824 |
| Total Applications | 1497 |
| Issued Applications | 1383 |
| Pending Applications | 77 |
| Abandoned Applications | 77 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 20138260
[patent_doc_number] => 20250245304
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-07-31
[patent_title] => DETERMINING ACCESS RIGHTS FOR A COMPONENT BASED ON USERNAME INCLUSION IN THE COMPONENT'S NAME
[patent_app_type] => utility
[patent_app_number] => 18/878370
[patent_app_country] => US
[patent_app_date] => 2023-06-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2294
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -11
[patent_words_short_claim] => 132
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18878370
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/878370 | DETERMINING ACCESS RIGHTS FOR A COMPONENT BASED ON USERNAME INCLUSION IN THE COMPONENT'S NAME | Jun 20, 2023 | Pending |
Array
(
[id] => 20345818
[patent_doc_number] => 12469553
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-11-11
[patent_title] => Operating method, memory system, and control circuit
[patent_app_type] => utility
[patent_app_number] => 18/337440
[patent_app_country] => US
[patent_app_date] => 2023-06-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 18
[patent_no_of_words] => 3396
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 93
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18337440
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/337440 | Operating method, memory system, and control circuit | Jun 19, 2023 | Issued |
Array
(
[id] => 18847321
[patent_doc_number] => 20230409725
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-21
[patent_title] => PERSONALLY IDENTIFIABLE INFORMATION COMPARISON TO DYNAMIC INDUSTRY STATE
[patent_app_type] => utility
[patent_app_number] => 18/212109
[patent_app_country] => US
[patent_app_date] => 2023-06-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3114
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 89
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18212109
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/212109 | Personally identifiable information comparison to dynamic industry state | Jun 19, 2023 | Issued |
Array
(
[id] => 19654262
[patent_doc_number] => 12176062
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-12-24
[patent_title] => Memory device
[patent_app_type] => utility
[patent_app_number] => 18/336428
[patent_app_country] => US
[patent_app_date] => 2023-06-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 8100
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 58
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18336428
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/336428 | Memory device | Jun 15, 2023 | Issued |
Array
(
[id] => 19184554
[patent_doc_number] => 11991164
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-05-21
[patent_title] => Access to federated identities on a shared kiosk computing device
[patent_app_type] => utility
[patent_app_number] => 18/334292
[patent_app_country] => US
[patent_app_date] => 2023-06-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 3
[patent_figures_cnt] => 3
[patent_no_of_words] => 4059
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 190
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18334292
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/334292 | Access to federated identities on a shared kiosk computing device | Jun 12, 2023 | Issued |
Array
(
[id] => 19886690
[patent_doc_number] => 12272415
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-04-08
[patent_title] => System and method for testing memory device
[patent_app_type] => utility
[patent_app_number] => 18/209051
[patent_app_country] => US
[patent_app_date] => 2023-06-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 2
[patent_figures_cnt] => 2
[patent_no_of_words] => 6828
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 85
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18209051
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/209051 | System and method for testing memory device | Jun 12, 2023 | Issued |
Array
(
[id] => 19951060
[patent_doc_number] => 12322430
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-06-03
[patent_title] => Refresh circuit and memory
[patent_app_type] => utility
[patent_app_number] => 18/331923
[patent_app_country] => US
[patent_app_date] => 2023-06-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 0
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 281
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18331923
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/331923 | Refresh circuit and memory | Jun 7, 2023 | Issued |
Array
(
[id] => 20359931
[patent_doc_number] => 12475935
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-11-18
[patent_title] => Memory system and operating method of the same
[patent_app_type] => utility
[patent_app_number] => 18/329557
[patent_app_country] => US
[patent_app_date] => 2023-06-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 15
[patent_no_of_words] => 3575
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18329557
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/329557 | Memory system and operating method of the same | Jun 4, 2023 | Issued |
Array
(
[id] => 20345791
[patent_doc_number] => 12469526
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-11-11
[patent_title] => Input/output circuit, memory die, memory device, and storage device
[patent_app_type] => utility
[patent_app_number] => 18/325882
[patent_app_country] => US
[patent_app_date] => 2023-05-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 14
[patent_no_of_words] => 4948
[patent_no_of_claims] => 28
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 66
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18325882
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/325882 | Input/output circuit, memory die, memory device, and storage device | May 29, 2023 | Issued |
Array
(
[id] => 19070829
[patent_doc_number] => 20240105255
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-03-28
[patent_title] => SEMICONDUCTOR MEMORY DEVICES HAVING ADJUSTABLE I/O SIGNAL LINE LOADING THAT SUPPORTS REDUCED POWER CONSUMPTION DURING READ AND WRITE OPERATIONS
[patent_app_type] => utility
[patent_app_number] => 18/322894
[patent_app_country] => US
[patent_app_date] => 2023-05-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7722
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 76
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18322894
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/322894 | Semiconductor memory devices having adjustable I/O signal line loading that supports reduced power consumption during read and write operations | May 23, 2023 | Issued |
Array
(
[id] => 19980016
[patent_doc_number] => 12347502
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-07-01
[patent_title] => Page buffer, memory device including page buffer and memory system including memory device
[patent_app_type] => utility
[patent_app_number] => 18/321576
[patent_app_country] => US
[patent_app_date] => 2023-05-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 19
[patent_no_of_words] => 8545
[patent_no_of_claims] => 30
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18321576
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/321576 | Page buffer, memory device including page buffer and memory system including memory device | May 21, 2023 | Issued |
Array
(
[id] => 19912371
[patent_doc_number] => 12288589
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-04-29
[patent_title] => Test circuit and receiving circuit having test function
[patent_app_type] => utility
[patent_app_number] => 18/320667
[patent_app_country] => US
[patent_app_date] => 2023-05-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 7
[patent_no_of_words] => 2248
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 66
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18320667
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/320667 | Test circuit and receiving circuit having test function | May 18, 2023 | Issued |
Array
(
[id] => 20215956
[patent_doc_number] => 12412610
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-09-09
[patent_title] => Semiconductor device
[patent_app_type] => utility
[patent_app_number] => 18/317382
[patent_app_country] => US
[patent_app_date] => 2023-05-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 19
[patent_no_of_words] => 7179
[patent_no_of_claims] => 8
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 218
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18317382
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/317382 | Semiconductor device | May 14, 2023 | Issued |
Array
(
[id] => 18599217
[patent_doc_number] => 20230274017
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-08-31
[patent_title] => APPLICATION-BASED FILE EXFILTRATION DETECTION
[patent_app_type] => utility
[patent_app_number] => 18/144363
[patent_app_country] => US
[patent_app_date] => 2023-05-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9786
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 236
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18144363
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/144363 | Application-based file exfiltration detection | May 7, 2023 | Issued |
Array
(
[id] => 18601803
[patent_doc_number] => 20230276608
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-08-31
[patent_title] => MEMORY DEVICE AND MANUFACTURING METHOD
[patent_app_type] => utility
[patent_app_number] => 18/313041
[patent_app_country] => US
[patent_app_date] => 2023-05-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6863
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 74
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18313041
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/313041 | Memory device and manufacturing method | May 4, 2023 | Issued |
Array
(
[id] => 18926767
[patent_doc_number] => 20240029771
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-01-25
[patent_title] => APPARATUSES AND METHODS FOR SETTING A DUTY CYCLE ADJUSTER FOR IMPROVING CLOCK DUTY CYCLE
[patent_app_type] => utility
[patent_app_number] => 18/310738
[patent_app_country] => US
[patent_app_date] => 2023-05-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16547
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18310738
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/310738 | Apparatuses and methods for setting a duty cycle adjuster for improving clock duty cycle | May 1, 2023 | Issued |
Array
(
[id] => 18926766
[patent_doc_number] => 20240029770
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-01-25
[patent_title] => APPARATUSES AND METHODS FOR SETTING A DUTY CYCLE ADJUSTER FOR IMPROVING CLOCK DUTY CYCLE
[patent_app_type] => utility
[patent_app_number] => 18/310302
[patent_app_country] => US
[patent_app_date] => 2023-05-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16553
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18310302
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/310302 | Apparatuses and methods for setting a duty cycle adjuster for improving clock duty cycle | Apr 30, 2023 | Issued |
Array
(
[id] => 19547471
[patent_doc_number] => 20240364507
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-31
[patent_title] => ENCRYPTION RETRANSMISSION DEVICE FOR PROVIDING RESILIENCY AGAINST ATTACKS
[patent_app_type] => utility
[patent_app_number] => 18/309323
[patent_app_country] => US
[patent_app_date] => 2023-04-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11638
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 269
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18309323
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/309323 | Encryption retransmission device for providing resiliency against attacks | Apr 27, 2023 | Issued |
Array
(
[id] => 18585725
[patent_doc_number] => 20230267989
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-08-24
[patent_title] => Sub-Word Line Driver Placement For Memory Device
[patent_app_type] => utility
[patent_app_number] => 18/306762
[patent_app_country] => US
[patent_app_date] => 2023-04-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5700
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 124
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18306762
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/306762 | Sub-word line driver placement for memory device | Apr 24, 2023 | Issued |
Array
(
[id] => 19827814
[patent_doc_number] => 12248595
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-03-11
[patent_title] => Network intrusion event response and protection
[patent_app_type] => utility
[patent_app_number] => 18/306799
[patent_app_country] => US
[patent_app_date] => 2023-04-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 24
[patent_figures_cnt] => 24
[patent_no_of_words] => 16857
[patent_no_of_claims] => 30
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 156
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18306799
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/306799 | Network intrusion event response and protection | Apr 24, 2023 | Issued |