
Harry W. Byrne
Examiner (ID: 13380, Phone: (571)270-3308 , Office: P/2824 )
| Most Active Art Unit | 2824 |
| Art Unit(s) | 2824, 4136 |
| Total Applications | 1233 |
| Issued Applications | 1198 |
| Pending Applications | 2 |
| Abandoned Applications | 43 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17516945
[patent_doc_number] => 11296106
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-04-05
[patent_title] => 3D memory semiconductor devices and structures
[patent_app_type] => utility
[patent_app_number] => 17/484394
[patent_app_country] => US
[patent_app_date] => 2021-09-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 40
[patent_no_of_words] => 12299
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 104
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17484394
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/484394 | 3D memory semiconductor devices and structures | Sep 23, 2021 | Issued |
Array
(
[id] => 17145332
[patent_doc_number] => 20210313345
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-10-07
[patent_title] => 3D MEMORY SEMICONDUCTOR DEVICES AND STRUCTURES
[patent_app_type] => utility
[patent_app_number] => 17/346295
[patent_app_country] => US
[patent_app_date] => 2021-06-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11979
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 88
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17346295
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/346295 | 3D memory semiconductor devices and structures | Jun 13, 2021 | Issued |
Array
(
[id] => 17011066
[patent_doc_number] => 20210242227
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-08-05
[patent_title] => 3D MEMORY SEMICONDUCTOR DEVICES AND STRUCTURES
[patent_app_type] => utility
[patent_app_number] => 17/235879
[patent_app_country] => US
[patent_app_date] => 2021-04-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11666
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 94
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17235879
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/235879 | 3D memory semiconductor devices and structures | Apr 19, 2021 | Issued |
Array
(
[id] => 17077728
[patent_doc_number] => 11114139
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-09-07
[patent_title] => Stacked memory device, a system including the same and an associated method
[patent_app_type] => utility
[patent_app_number] => 17/172328
[patent_app_country] => US
[patent_app_date] => 2021-02-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 33
[patent_figures_cnt] => 35
[patent_no_of_words] => 10416
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 114
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17172328
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/172328 | Stacked memory device, a system including the same and an associated method | Feb 9, 2021 | Issued |
Array
(
[id] => 17047802
[patent_doc_number] => 11100992
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-24
[patent_title] => Selective pixel output
[patent_app_type] => utility
[patent_app_number] => 17/165857
[patent_app_country] => US
[patent_app_date] => 2021-02-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 14
[patent_no_of_words] => 11796
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 131
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17165857
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/165857 | Selective pixel output | Feb 1, 2021 | Issued |
Array
(
[id] => 16850343
[patent_doc_number] => 20210151088
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-05-20
[patent_title] => Apparatuses And Methods For Setting A Duty Cycle Adjuster For Improving Clock Duty Cycle
[patent_app_type] => utility
[patent_app_number] => 17/155434
[patent_app_country] => US
[patent_app_date] => 2021-01-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16548
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -15
[patent_words_short_claim] => 25
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17155434
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/155434 | Apparatuses and methods for setting a duty cycle adjuster for improving clock duty cycle | Jan 21, 2021 | Issued |
Array
(
[id] => 16752266
[patent_doc_number] => 20210104278
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-04-08
[patent_title] => THREE-DIMENSIONAL VERTICAL NOR FLASH THIN-FILM TRANSISTOR STRINGS
[patent_app_type] => utility
[patent_app_number] => 17/121509
[patent_app_country] => US
[patent_app_date] => 2020-12-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16869
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -29
[patent_words_short_claim] => 218
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17121509
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/121509 | Three-dimensional vertical NOR flash thin-film transistor strings | Dec 13, 2020 | Issued |
Array
(
[id] => 16943933
[patent_doc_number] => 11056181
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-07-06
[patent_title] => Strap cell design for static random access memory (SRAM) array
[patent_app_type] => utility
[patent_app_number] => 17/107517
[patent_app_country] => US
[patent_app_date] => 2020-11-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 12
[patent_no_of_words] => 10565
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 120
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17107517
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/107517 | Strap cell design for static random access memory (SRAM) array | Nov 29, 2020 | Issued |
Array
(
[id] => 16765286
[patent_doc_number] => 20210110868
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-04-15
[patent_title] => SUPERCONDUCTING SWITCH
[patent_app_type] => utility
[patent_app_number] => 17/106890
[patent_app_country] => US
[patent_app_date] => 2020-11-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6532
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 93
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17106890
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/106890 | Superconducting switch | Nov 29, 2020 | Issued |
Array
(
[id] => 16715344
[patent_doc_number] => 20210082491
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-03-18
[patent_title] => MEMORY DEVICE, MEMORY SYSTEM, AND METHOD FOR REFRESHING MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/104061
[patent_app_country] => US
[patent_app_date] => 2020-11-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5670
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -4
[patent_words_short_claim] => 88
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17104061
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/104061 | Memory device, memory system, and method for refreshing memory device | Nov 24, 2020 | Issued |
Array
(
[id] => 16958905
[patent_doc_number] => 11062782
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-07-13
[patent_title] => Three-dimensional memory device programming with reduced disturbance
[patent_app_type] => utility
[patent_app_number] => 17/100866
[patent_app_country] => US
[patent_app_date] => 2020-11-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 11287
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 186
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17100866
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/100866 | Three-dimensional memory device programming with reduced disturbance | Nov 20, 2020 | Issued |
Array
(
[id] => 16846060
[patent_doc_number] => 11018156
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-05-25
[patent_title] => 3D memory semiconductor devices and structures
[patent_app_type] => utility
[patent_app_number] => 17/099706
[patent_app_country] => US
[patent_app_date] => 2020-11-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 40
[patent_no_of_words] => 11628
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17099706
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/099706 | 3D memory semiconductor devices and structures | Nov 15, 2020 | Issued |
Array
(
[id] => 17032561
[patent_doc_number] => 11094378
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-17
[patent_title] => Resistance variable memory device including stacked memory cells
[patent_app_type] => utility
[patent_app_number] => 17/087080
[patent_app_country] => US
[patent_app_date] => 2020-11-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 10
[patent_no_of_words] => 8503
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 112
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17087080
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/087080 | Resistance variable memory device including stacked memory cells | Nov 1, 2020 | Issued |
Array
(
[id] => 17032561
[patent_doc_number] => 11094378
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-17
[patent_title] => Resistance variable memory device including stacked memory cells
[patent_app_type] => utility
[patent_app_number] => 17/087080
[patent_app_country] => US
[patent_app_date] => 2020-11-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 10
[patent_no_of_words] => 8503
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 112
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17087080
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/087080 | Resistance variable memory device including stacked memory cells | Nov 1, 2020 | Issued |
Array
(
[id] => 17032561
[patent_doc_number] => 11094378
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-17
[patent_title] => Resistance variable memory device including stacked memory cells
[patent_app_type] => utility
[patent_app_number] => 17/087080
[patent_app_country] => US
[patent_app_date] => 2020-11-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 10
[patent_no_of_words] => 8503
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 112
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17087080
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/087080 | Resistance variable memory device including stacked memory cells | Nov 1, 2020 | Issued |
Array
(
[id] => 17032561
[patent_doc_number] => 11094378
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-17
[patent_title] => Resistance variable memory device including stacked memory cells
[patent_app_type] => utility
[patent_app_number] => 17/087080
[patent_app_country] => US
[patent_app_date] => 2020-11-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 10
[patent_no_of_words] => 8503
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 112
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17087080
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/087080 | Resistance variable memory device including stacked memory cells | Nov 1, 2020 | Issued |
Array
(
[id] => 16911583
[patent_doc_number] => 11043633
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-06-22
[patent_title] => Resistive memory device having a template layer
[patent_app_type] => utility
[patent_app_number] => 17/074016
[patent_app_country] => US
[patent_app_date] => 2020-10-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 8
[patent_no_of_words] => 15054
[patent_no_of_claims] => 22
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 42
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17074016
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/074016 | Resistive memory device having a template layer | Oct 18, 2020 | Issued |
Array
(
[id] => 16928387
[patent_doc_number] => 11049879
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-06-29
[patent_title] => Three-dimensional vertical NOR flash thin-film transistor strings
[patent_app_type] => utility
[patent_app_number] => 17/068539
[patent_app_country] => US
[patent_app_date] => 2020-10-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 31
[patent_figures_cnt] => 34
[patent_no_of_words] => 25142
[patent_no_of_claims] => 39
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 139
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17068539
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/068539 | Three-dimensional vertical NOR flash thin-film transistor strings | Oct 11, 2020 | Issued |
Array
(
[id] => 17002375
[patent_doc_number] => 11081197
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-08-03
[patent_title] => Wordline voltage overdrive methods and systems
[patent_app_type] => utility
[patent_app_number] => 17/066663
[patent_app_country] => US
[patent_app_date] => 2020-10-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 15
[patent_no_of_words] => 16116
[patent_no_of_claims] => 10
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 82
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17066663
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/066663 | Wordline voltage overdrive methods and systems | Oct 8, 2020 | Issued |
Array
(
[id] => 16585850
[patent_doc_number] => 20210020252
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-01-21
[patent_title] => MEMORY SYSTEM AND METHOD OF OPERATING THE SAME
[patent_app_type] => utility
[patent_app_number] => 17/064659
[patent_app_country] => US
[patent_app_date] => 2020-10-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8250
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -7
[patent_words_short_claim] => 104
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17064659
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/064659 | Memory system and method of operating the same | Oct 6, 2020 | Issued |