
Helen Lee Pezzuto
Examiner (ID: 6177)
| Most Active Art Unit | 1713 |
| Art Unit(s) | 1501, 1771, 1504, 1713, 1762, 1796, 1314 |
| Total Applications | 1545 |
| Issued Applications | 1137 |
| Pending Applications | 75 |
| Abandoned Applications | 333 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 19340721
[patent_doc_number] => 12050914
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-07-30
[patent_title] => Cache management operations using streaming engine
[patent_app_type] => utility
[patent_app_number] => 17/472877
[patent_app_country] => US
[patent_app_date] => 2021-09-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 24
[patent_figures_cnt] => 38
[patent_no_of_words] => 33175
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 91
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17472877
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/472877 | Cache management operations using streaming engine | Sep 12, 2021 | Issued |
Array
(
[id] => 17706809
[patent_doc_number] => 20220206815
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-30
[patent_title] => SYSTEM FOR EXECUTING NEW INSTRUCTIONS AND METHOD FOR EXECUTING NEW INSTRUCTIONS
[patent_app_type] => utility
[patent_app_number] => 17/471423
[patent_app_country] => US
[patent_app_date] => 2021-09-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 15207
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -70
[patent_words_short_claim] => 55
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17471423
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/471423 | System for executing new instructions and method for executing new instructions | Sep 9, 2021 | Issued |
Array
(
[id] => 18573821
[patent_doc_number] => 11730325
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-08-22
[patent_title] => Dual mode interconnect
[patent_app_type] => utility
[patent_app_number] => 17/468346
[patent_app_country] => US
[patent_app_date] => 2021-09-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 17
[patent_no_of_words] => 12840
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 179
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17468346
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/468346 | Dual mode interconnect | Sep 6, 2021 | Issued |
Array
(
[id] => 18119225
[patent_doc_number] => 11550619
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-01-10
[patent_title] => Information processing device and processing method
[patent_app_type] => utility
[patent_app_number] => 17/465194
[patent_app_country] => US
[patent_app_date] => 2021-09-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 6
[patent_no_of_words] => 5154
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 106
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17465194
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/465194 | Information processing device and processing method | Sep 1, 2021 | Issued |
Array
(
[id] => 18222036
[patent_doc_number] => 20230061030
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-02
[patent_title] => PRIORITIZATION OF THREADS IN A SIMULTANEOUS MULTITHREADING PROCESSOR CORE
[patent_app_type] => utility
[patent_app_number] => 17/465228
[patent_app_country] => US
[patent_app_date] => 2021-09-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7554
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 121
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17465228
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/465228 | Prioritization of threads in a simultaneous multithreading processor core | Sep 1, 2021 | Issued |
Array
(
[id] => 18227051
[patent_doc_number] => 20230066045
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-02
[patent_title] => DIAGONAL TORUS NETWORK
[patent_app_type] => utility
[patent_app_number] => 17/461225
[patent_app_country] => US
[patent_app_date] => 2021-08-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6874
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 81
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17461225
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/461225 | Diagonal torus network | Aug 29, 2021 | Issued |
Array
(
[id] => 18060253
[patent_doc_number] => 20220391339
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-12-08
[patent_title] => CONTROL METHOD AND DEVICE FOR BIDIRECTIONAL COMMUNICATION
[patent_app_type] => utility
[patent_app_number] => 17/459081
[patent_app_country] => US
[patent_app_date] => 2021-08-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4414
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -6
[patent_words_short_claim] => 236
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17459081
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/459081 | Control method and device for bidirectional communication | Aug 26, 2021 | Issued |
Array
(
[id] => 17276641
[patent_doc_number] => 20210382839
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-12-09
[patent_title] => TIMER CONTROL FOR PERIPHERAL COMPONENT INTERCONNECT EXPRESS COMPONENTS IMPLEMENTED WITH THUNDERBOLT CONTROLLERS
[patent_app_type] => utility
[patent_app_number] => 17/412075
[patent_app_country] => US
[patent_app_date] => 2021-08-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16674
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -22
[patent_words_short_claim] => 77
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17412075
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/412075 | TIMER CONTROL FOR PERIPHERAL COMPONENT INTERCONNECT EXPRESS COMPONENTS IMPLEMENTED WITH THUNDERBOLT CONTROLLERS | Aug 24, 2021 | Abandoned |
Array
(
[id] => 17294145
[patent_doc_number] => 20210389984
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-12-16
[patent_title] => MEMORY SYSTEM ARCHITECTURE FOR MULTI-THREADED PROCESSORS
[patent_app_type] => utility
[patent_app_number] => 17/410818
[patent_app_country] => US
[patent_app_date] => 2021-08-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 24291
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -21
[patent_words_short_claim] => 139
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17410818
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/410818 | Memory system architecture for multi-threaded processors | Aug 23, 2021 | Issued |
Array
(
[id] => 18209817
[patent_doc_number] => 20230056077
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-02-23
[patent_title] => PROCESSOR OVERRIDING OF A FALSE LOAD-HIT-STORE DETECTION
[patent_app_type] => utility
[patent_app_number] => 17/445541
[patent_app_country] => US
[patent_app_date] => 2021-08-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10247
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 108
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17445541
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/445541 | Processor overriding of a false load-hit-store detection | Aug 19, 2021 | Issued |
Array
(
[id] => 17358636
[patent_doc_number] => 20220019432
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-01-20
[patent_title] => MODE-SPECIFIC ENDBRANCH FOR CONTROL FLOW TERMINATION
[patent_app_type] => utility
[patent_app_number] => 17/404890
[patent_app_country] => US
[patent_app_date] => 2021-08-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 18334
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -6
[patent_words_short_claim] => 122
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17404890
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/404890 | Mode-specific endbranch for control flow termination | Aug 16, 2021 | Issued |
Array
(
[id] => 18872989
[patent_doc_number] => 11860796
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-01-02
[patent_title] => Execution space agnostic device drivers
[patent_app_type] => utility
[patent_app_number] => 17/397966
[patent_app_country] => US
[patent_app_date] => 2021-08-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 12
[patent_no_of_words] => 11284
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 95
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17397966
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/397966 | Execution space agnostic device drivers | Aug 8, 2021 | Issued |
Array
(
[id] => 18179996
[patent_doc_number] => 20230040725
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-02-09
[patent_title] => ACCESSING TOPOLOGICAL MAPPING OF CORES
[patent_app_type] => utility
[patent_app_number] => 17/394070
[patent_app_country] => US
[patent_app_date] => 2021-08-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12354
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 144
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17394070
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/394070 | Accessing topological mapping of cores | Aug 3, 2021 | Issued |
Array
(
[id] => 18195317
[patent_doc_number] => 20230048836
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-02-16
[patent_title] => USING A VECTOR PROCESSOR TO CONFIGURE A DIRECT MEMORY ACCESS SYSTEM FOR FEATURE TRACKING OPERATIONS IN A SYSTEM ON A CHIP
[patent_app_type] => utility
[patent_app_number] => 17/391875
[patent_app_country] => US
[patent_app_date] => 2021-08-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 58359
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 152
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17391875
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/391875 | Using a vector processor to configure a direct memory access system for feature tracking operations in a system on a chip | Aug 1, 2021 | Issued |
Array
(
[id] => 18606635
[patent_doc_number] => 11748099
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-09-05
[patent_title] => Method for executing instructions, device, and computer readable storage medium
[patent_app_type] => utility
[patent_app_number] => 17/377548
[patent_app_country] => US
[patent_app_date] => 2021-07-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 3
[patent_figures_cnt] => 6
[patent_no_of_words] => 5334
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 171
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17377548
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/377548 | Method for executing instructions, device, and computer readable storage medium | Jul 15, 2021 | Issued |
Array
(
[id] => 19167224
[patent_doc_number] => 11983129
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-05-14
[patent_title] => Self-configuring baseboard management controller (BMC)
[patent_app_type] => utility
[patent_app_number] => 17/376145
[patent_app_country] => US
[patent_app_date] => 2021-07-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 20
[patent_no_of_words] => 12118
[patent_no_of_claims] => 23
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 92
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17376145
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/376145 | Self-configuring baseboard management controller (BMC) | Jul 13, 2021 | Issued |
Array
(
[id] => 19167224
[patent_doc_number] => 11983129
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-05-14
[patent_title] => Self-configuring baseboard management controller (BMC)
[patent_app_type] => utility
[patent_app_number] => 17/376145
[patent_app_country] => US
[patent_app_date] => 2021-07-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 20
[patent_no_of_words] => 12118
[patent_no_of_claims] => 23
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 92
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17376145
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/376145 | Self-configuring baseboard management controller (BMC) | Jul 13, 2021 | Issued |
Array
(
[id] => 19167224
[patent_doc_number] => 11983129
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-05-14
[patent_title] => Self-configuring baseboard management controller (BMC)
[patent_app_type] => utility
[patent_app_number] => 17/376145
[patent_app_country] => US
[patent_app_date] => 2021-07-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 20
[patent_no_of_words] => 12118
[patent_no_of_claims] => 23
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 92
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17376145
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/376145 | Self-configuring baseboard management controller (BMC) | Jul 13, 2021 | Issued |
Array
(
[id] => 19167224
[patent_doc_number] => 11983129
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-05-14
[patent_title] => Self-configuring baseboard management controller (BMC)
[patent_app_type] => utility
[patent_app_number] => 17/376145
[patent_app_country] => US
[patent_app_date] => 2021-07-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 20
[patent_no_of_words] => 12118
[patent_no_of_claims] => 23
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 92
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17376145
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/376145 | Self-configuring baseboard management controller (BMC) | Jul 13, 2021 | Issued |
Array
(
[id] => 17763428
[patent_doc_number] => 20220237040
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-07-28
[patent_title] => ACCELERATOR RESOURCE MANAGEMENT METHOD AND APPARATUS
[patent_app_type] => utility
[patent_app_number] => 17/372613
[patent_app_country] => US
[patent_app_date] => 2021-07-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7916
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 77
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17372613
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/372613 | Accelerator resource management method and apparatus | Jul 11, 2021 | Issued |