
Jacob C. Coppola
Examiner (ID: 15087, Phone: (571)270-3922 , Office: P/3621 )
| Most Active Art Unit | 3621 |
| Art Unit(s) | 1661, 3992, 3621, 4143, 3685 |
| Total Applications | 844 |
| Issued Applications | 397 |
| Pending Applications | 81 |
| Abandoned Applications | 379 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 20063346
[patent_doc_number] => 20250201568
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-06-19
[patent_title] => METHOD AND CHEMICAL VAPOR DEPOSITION APPARATUS FOR MANUFACTURING SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/402984
[patent_app_country] => US
[patent_app_date] => 2024-01-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2209
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 54
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18402984
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/402984 | METHOD AND CHEMICAL VAPOR DEPOSITION APPARATUS FOR MANUFACTURING SEMICONDUCTOR DEVICE | Jan 2, 2024 | Pending |
Array
(
[id] => 19252738
[patent_doc_number] => 20240203735
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-20
[patent_title] => METHOD FOR PRODUCING DOPED TRANSISTOR SOURCE AND DRAIN
[patent_app_type] => utility
[patent_app_number] => 18/543987
[patent_app_country] => US
[patent_app_date] => 2023-12-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4686
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -13
[patent_words_short_claim] => 155
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18543987
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/543987 | METHOD FOR PRODUCING DOPED TRANSISTOR SOURCE AND DRAIN | Dec 17, 2023 | Pending |
Array
(
[id] => 19422354
[patent_doc_number] => 20240298478
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-05
[patent_title] => DISPLAY DEVICE AND METHOD OF MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/527825
[patent_app_country] => US
[patent_app_date] => 2023-12-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13347
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 187
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18527825
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/527825 | DISPLAY DEVICE AND METHOD OF MANUFACTURING THE SAME | Dec 3, 2023 | Pending |
Array
(
[id] => 19221614
[patent_doc_number] => 20240186318
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-06
[patent_title] => INTEGRATED CIRCUIT COMPRISING A CAPACITIVE TRANSISTOR
[patent_app_type] => utility
[patent_app_number] => 18/526384
[patent_app_country] => US
[patent_app_date] => 2023-12-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4581
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -26
[patent_words_short_claim] => 69
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18526384
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/526384 | INTEGRATED CIRCUIT COMPRISING A CAPACITIVE TRANSISTOR | Nov 30, 2023 | Pending |
Array
(
[id] => 19252943
[patent_doc_number] => 20240203940
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-20
[patent_title] => SEMICONDUCTOR PACKAGE
[patent_app_type] => utility
[patent_app_number] => 18/524135
[patent_app_country] => US
[patent_app_date] => 2023-11-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5733
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 111
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18524135
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/524135 | SEMICONDUCTOR PACKAGE | Nov 29, 2023 | Pending |
Array
(
[id] => 19712570
[patent_doc_number] => 20250022712
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-16
[patent_title] => HOT ION IMPLANTATION FOR CONDENSATION DEFECT REDUCTION
[patent_app_type] => utility
[patent_app_number] => 18/524138
[patent_app_country] => US
[patent_app_date] => 2023-11-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11077
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 47
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18524138
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/524138 | HOT ION IMPLANTATION FOR CONDENSATION DEFECT REDUCTION | Nov 29, 2023 | Pending |
Array
(
[id] => 19437897
[patent_doc_number] => 20240306395
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-12
[patent_title] => FERROELECTRIC BASED MEMORY DEVICE AND MANUFACTURING METHOD OF THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/512857
[patent_app_country] => US
[patent_app_date] => 2023-11-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6988
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -8
[patent_words_short_claim] => 41
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18512857
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/512857 | FERROELECTRIC BASED MEMORY DEVICE AND MANUFACTURING METHOD OF THE SAME | Nov 16, 2023 | Pending |
Array
(
[id] => 19008069
[patent_doc_number] => 20240072140
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-02-29
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/502324
[patent_app_country] => US
[patent_app_date] => 2023-11-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12206
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => 0
[patent_words_short_claim] => 172
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18502324
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/502324 | SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME | Nov 5, 2023 | Pending |
Array
(
[id] => 19712815
[patent_doc_number] => 20250022957
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-16
[patent_title] => EPITAXIAL STRUCTURES FOR SEMICONDUCTOR DEVICES AND MANUFACTURING METHODS THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/492258
[patent_app_country] => US
[patent_app_date] => 2023-10-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14467
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 109
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18492258
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/492258 | EPITAXIAL STRUCTURES FOR SEMICONDUCTOR DEVICES AND MANUFACTURING METHODS THEREOF | Oct 22, 2023 | Pending |
Array
(
[id] => 19993984
[patent_doc_number] => 20250132206
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-04-24
[patent_title] => METHOD INCLUDING POSITIONING A DUMMY SOURCE DIE OR A DESTINATION SITE TO COMPENSATE FOR OVERLAY ERROR
[patent_app_type] => utility
[patent_app_number] => 18/491552
[patent_app_country] => US
[patent_app_date] => 2023-10-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 15321
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 148
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18491552
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/491552 | METHOD INCLUDING POSITIONING A DUMMY SOURCE DIE OR A DESTINATION SITE TO COMPENSATE FOR OVERLAY ERROR | Oct 19, 2023 | Pending |
Array
(
[id] => 19894829
[patent_doc_number] => 20250120141
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-04-10
[patent_title] => SEMICONDUCTOR STRUCTURE AND METHOD OF MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/376553
[patent_app_country] => US
[patent_app_date] => 2023-10-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4518
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 97
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18376553
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/376553 | SEMICONDUCTOR STRUCTURE AND METHOD OF MANUFACTURING THE SAME | Oct 3, 2023 | Pending |
Array
(
[id] => 18898611
[patent_doc_number] => 20240014096
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-01-11
[patent_title] => POWER MODULE COMPRISING AT LEAST ONE SEMICONDUCTOR MODULE, AND A METHOD FOR MANUFACTURING A POWER MODULE
[patent_app_type] => utility
[patent_app_number] => 18/370261
[patent_app_country] => US
[patent_app_date] => 2023-09-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4300
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -13
[patent_words_short_claim] => 87
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18370261
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/370261 | POWER MODULE COMPRISING AT LEAST ONE SEMICONDUCTOR MODULE, AND A METHOD FOR MANUFACTURING A POWER MODULE | Sep 18, 2023 | Pending |
Array
(
[id] => 19176203
[patent_doc_number] => 20240162177
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-05-16
[patent_title] => SEMICONDUCTOR DEVICE WITH AIR GAP
[patent_app_type] => utility
[patent_app_number] => 18/367620
[patent_app_country] => US
[patent_app_date] => 2023-09-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7653
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 134
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18367620
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/367620 | SEMICONDUCTOR DEVICE WITH AIR GAP | Sep 12, 2023 | Pending |
Array
(
[id] => 19837538
[patent_doc_number] => 20250089324
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-03-13
[patent_title] => METHODS FOR FORMING GATE OXIDE LAYER FOR HIGH-VOLTAGE TRANSISTOR
[patent_app_type] => utility
[patent_app_number] => 18/244040
[patent_app_country] => US
[patent_app_date] => 2023-09-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6428
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 60
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18244040
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/244040 | METHODS FOR FORMING GATE OXIDE LAYER FOR HIGH-VOLTAGE TRANSISTOR | Sep 7, 2023 | Pending |
Array
(
[id] => 19821173
[patent_doc_number] => 20250079380
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-03-06
[patent_title] => Semiconductor Device and Method of Making Face-Up Wafer-Level Package Using Intensive Pulsed Light Irradiation
[patent_app_type] => utility
[patent_app_number] => 18/459777
[patent_app_country] => US
[patent_app_date] => 2023-09-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4587
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -21
[patent_words_short_claim] => 33
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18459777
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/459777 | Semiconductor Device and Method of Making Face-Up Wafer-Level Package Using Intensive Pulsed Light Irradiation | Aug 31, 2023 | Pending |
Array
(
[id] => 19023179
[patent_doc_number] => 20240079350
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-03-07
[patent_title] => ELECTRONIC COMPONENT WITH REDUCED STRESS
[patent_app_type] => utility
[patent_app_number] => 18/457664
[patent_app_country] => US
[patent_app_date] => 2023-08-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4901
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 164
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18457664
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/457664 | ELECTRONIC COMPONENT WITH REDUCED STRESS | Aug 28, 2023 | Pending |
Array
(
[id] => 19804142
[patent_doc_number] => 20250070067
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-02-27
[patent_title] => ENABLING MICRO-BUMP ARCHITECTURES WITHOUT THE USE OF SACRIFICIAL PADS FOR PROBING A WAFER
[patent_app_type] => utility
[patent_app_number] => 18/454657
[patent_app_country] => US
[patent_app_date] => 2023-08-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6713
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 182
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18454657
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/454657 | ENABLING MICRO-BUMP ARCHITECTURES WITHOUT THE USE OF SACRIFICIAL PADS FOR PROBING A WAFER | Aug 22, 2023 | Pending |
Array
(
[id] => 19023351
[patent_doc_number] => 20240079522
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-03-07
[patent_title] => LIGHT-EMITTING DEVICE AND METHOD FOR MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/234734
[patent_app_country] => US
[patent_app_date] => 2023-08-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 24597
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -30
[patent_words_short_claim] => 76
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18234734
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/234734 | LIGHT-EMITTING DEVICE AND METHOD FOR MANUFACTURING THE SAME | Aug 15, 2023 | Pending |
Array
(
[id] => 19773508
[patent_doc_number] => 20250054934
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-02-13
[patent_title] => FORMING A CAVITY IN A REDISTRIBUTION LAYER OF AN IC PACKAGE TO REDUCE OVERSPREADING OF UNDERFILL MATERIAL
[patent_app_type] => utility
[patent_app_number] => 18/366327
[patent_app_country] => US
[patent_app_date] => 2023-08-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9999
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 99
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18366327
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/366327 | FORMING A CAVITY IN A REDISTRIBUTION LAYER OF AN IC PACKAGE TO REDUCE OVERSPREADING OF UNDERFILL MATERIAL | Aug 6, 2023 | Pending |
Array
(
[id] => 18991311
[patent_doc_number] => 20240063280
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-02-22
[patent_title] => MOSFET TRANSISTOR
[patent_app_type] => utility
[patent_app_number] => 18/230423
[patent_app_country] => US
[patent_app_date] => 2023-08-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6279
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 86
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18230423
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/230423 | MOSFET TRANSISTOR | Aug 3, 2023 | Pending |