
Jason Lappas
Examiner (ID: 13885, Phone: (571)270-1272 , Office: P/2827 )
| Most Active Art Unit | 2827 |
| Art Unit(s) | 2827 |
| Total Applications | 1368 |
| Issued Applications | 1280 |
| Pending Applications | 54 |
| Abandoned Applications | 64 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 19589372
[patent_doc_number] => 20240386929
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-21
[patent_title] => ADJUSTABLE DELAY PROPAGATION OF A CONTROL SIGNAL TO DIFFERENT PAGE BUFFER DRIVER GROUPS
[patent_app_type] => utility
[patent_app_number] => 18/786234
[patent_app_country] => US
[patent_app_date] => 2024-07-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13594
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -3
[patent_words_short_claim] => 49
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18786234
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/786234 | ADJUSTABLE DELAY PROPAGATION OF A CONTROL SIGNAL TO DIFFERENT PAGE BUFFER DRIVER GROUPS | Jul 25, 2024 | Pending |
Array
(
[id] => 19589372
[patent_doc_number] => 20240386929
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-21
[patent_title] => ADJUSTABLE DELAY PROPAGATION OF A CONTROL SIGNAL TO DIFFERENT PAGE BUFFER DRIVER GROUPS
[patent_app_type] => utility
[patent_app_number] => 18/786234
[patent_app_country] => US
[patent_app_date] => 2024-07-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13594
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -3
[patent_words_short_claim] => 49
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18786234
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/786234 | ADJUSTABLE DELAY PROPAGATION OF A CONTROL SIGNAL TO DIFFERENT PAGE BUFFER DRIVER GROUPS | Jul 25, 2024 | Pending |
Array
(
[id] => 19589372
[patent_doc_number] => 20240386929
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-21
[patent_title] => ADJUSTABLE DELAY PROPAGATION OF A CONTROL SIGNAL TO DIFFERENT PAGE BUFFER DRIVER GROUPS
[patent_app_type] => utility
[patent_app_number] => 18/786234
[patent_app_country] => US
[patent_app_date] => 2024-07-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13594
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -3
[patent_words_short_claim] => 49
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18786234
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/786234 | ADJUSTABLE DELAY PROPAGATION OF A CONTROL SIGNAL TO DIFFERENT PAGE BUFFER DRIVER GROUPS | Jul 25, 2024 | Pending |
Array
(
[id] => 20235535
[patent_doc_number] => 20250292854
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-09-18
[patent_title] => SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/771019
[patent_app_country] => US
[patent_app_date] => 2024-07-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4660
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 122
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18771019
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/771019 | SEMICONDUCTOR DEVICE | Jul 11, 2024 | Pending |
Array
(
[id] => 20235535
[patent_doc_number] => 20250292854
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-09-18
[patent_title] => SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/771019
[patent_app_country] => US
[patent_app_date] => 2024-07-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4660
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 122
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18771019
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/771019 | SEMICONDUCTOR DEVICE | Jul 11, 2024 | Pending |
Array
(
[id] => 19712380
[patent_doc_number] => 20250022522
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-16
[patent_title] => ELECTROCHEMICAL CHARGE STORAGE DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/768870
[patent_app_country] => US
[patent_app_date] => 2024-07-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9480
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -15
[patent_words_short_claim] => 185
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18768870
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/768870 | ELECTROCHEMICAL CHARGE STORAGE DEVICE | Jul 9, 2024 | Pending |
Array
(
[id] => 19835489
[patent_doc_number] => 20250087275
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-03-13
[patent_title] => SELECTIVELY ERASING ONE OF MULTIPLE ERASE BLOCKS COUPLED TO A SAME STRING USING GATE INDUCED DRAIN LEAKAGE
[patent_app_type] => utility
[patent_app_number] => 18/768970
[patent_app_country] => US
[patent_app_date] => 2024-07-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9629
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 188
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18768970
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/768970 | SELECTIVELY ERASING ONE OF MULTIPLE ERASE BLOCKS COUPLED TO A SAME STRING USING GATE INDUCED DRAIN LEAKAGE | Jul 9, 2024 | Pending |
Array
(
[id] => 19712380
[patent_doc_number] => 20250022522
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-16
[patent_title] => ELECTROCHEMICAL CHARGE STORAGE DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/768870
[patent_app_country] => US
[patent_app_date] => 2024-07-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9480
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -15
[patent_words_short_claim] => 185
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18768870
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/768870 | ELECTROCHEMICAL CHARGE STORAGE DEVICE | Jul 9, 2024 | Pending |
Array
(
[id] => 19835489
[patent_doc_number] => 20250087275
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-03-13
[patent_title] => SELECTIVELY ERASING ONE OF MULTIPLE ERASE BLOCKS COUPLED TO A SAME STRING USING GATE INDUCED DRAIN LEAKAGE
[patent_app_type] => utility
[patent_app_number] => 18/768970
[patent_app_country] => US
[patent_app_date] => 2024-07-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9629
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 188
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18768970
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/768970 | SELECTIVELY ERASING ONE OF MULTIPLE ERASE BLOCKS COUPLED TO A SAME STRING USING GATE INDUCED DRAIN LEAKAGE | Jul 9, 2024 | Pending |
Array
(
[id] => 19712369
[patent_doc_number] => 20250022511
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-16
[patent_title] => NON-VOLATILE MEMORY WITH AUXILIARY SELECT GATE LINE DRIVER
[patent_app_type] => utility
[patent_app_number] => 18/765358
[patent_app_country] => US
[patent_app_date] => 2024-07-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9457
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 450
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18765358
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/765358 | NON-VOLATILE MEMORY WITH AUXILIARY SELECT GATE LINE DRIVER | Jul 7, 2024 | Issued |
Array
(
[id] => 19934862
[patent_doc_number] => 12308070
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-05-20
[patent_title] => Word line drivers for multiple-die memory devices
[patent_app_type] => utility
[patent_app_number] => 18/765076
[patent_app_country] => US
[patent_app_date] => 2024-07-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 10
[patent_no_of_words] => 14028
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 197
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18765076
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/765076 | Word line drivers for multiple-die memory devices | Jul 4, 2024 | Issued |
Array
(
[id] => 19515398
[patent_doc_number] => 20240347084
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-17
[patent_title] => DETERMINING READ VOLTAGE OFFSET IN MEMORY DEVICES
[patent_app_type] => utility
[patent_app_number] => 18/755033
[patent_app_country] => US
[patent_app_date] => 2024-06-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10079
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 76
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18755033
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/755033 | Determining read voltage offset in memory devices | Jun 25, 2024 | Issued |
Array
(
[id] => 19951084
[patent_doc_number] => 12322454
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-06-03
[patent_title] => Nonvolatile semiconductor memory device including a memory cell array and a control circuit applying a reading voltage
[patent_app_type] => utility
[patent_app_number] => 18/752870
[patent_app_country] => US
[patent_app_date] => 2024-06-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 31
[patent_no_of_words] => 6320
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 300
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18752870
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/752870 | Nonvolatile semiconductor memory device including a memory cell array and a control circuit applying a reading voltage | Jun 24, 2024 | Issued |
Array
(
[id] => 19687722
[patent_doc_number] => 20250006267
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-02
[patent_title] => NON-VOLATILE MEMORY AND CORRESPONDING MANUFACTURING METHOD
[patent_app_type] => utility
[patent_app_number] => 18/753094
[patent_app_country] => US
[patent_app_date] => 2024-06-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7595
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 71
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18753094
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/753094 | NON-VOLATILE MEMORY AND CORRESPONDING MANUFACTURING METHOD | Jun 24, 2024 | Pending |
Array
(
[id] => 19951084
[patent_doc_number] => 12322454
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-06-03
[patent_title] => Nonvolatile semiconductor memory device including a memory cell array and a control circuit applying a reading voltage
[patent_app_type] => utility
[patent_app_number] => 18/752870
[patent_app_country] => US
[patent_app_date] => 2024-06-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 31
[patent_no_of_words] => 6320
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 300
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18752870
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/752870 | Nonvolatile semiconductor memory device including a memory cell array and a control circuit applying a reading voltage | Jun 24, 2024 | Issued |
Array
(
[id] => 19788251
[patent_doc_number] => 20250061930
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-02-20
[patent_title] => Truncated Resolution for Time Sliced Computation of Multiplication and Accumulation using a Memory Cell Array
[patent_app_type] => utility
[patent_app_number] => 18/751094
[patent_app_country] => US
[patent_app_date] => 2024-06-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12248
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 150
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18751094
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/751094 | Truncated Resolution for Time Sliced Computation of Multiplication and Accumulation using a Memory Cell Array | Jun 20, 2024 | Pending |
Array
(
[id] => 19749181
[patent_doc_number] => 20250037746
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-30
[patent_title] => On-Die Termination of Address and Command Signals
[patent_app_type] => utility
[patent_app_number] => 18/680395
[patent_app_country] => US
[patent_app_date] => 2024-05-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3755
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18680395
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/680395 | On-die termination of address and command signals | May 30, 2024 | Issued |
Array
(
[id] => 19452403
[patent_doc_number] => 20240312533
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-19
[patent_title] => MEMORY SYSTEM, CONTROL METHOD THEREOF, AND PROGRAM
[patent_app_type] => utility
[patent_app_number] => 18/677727
[patent_app_country] => US
[patent_app_date] => 2024-05-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13651
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 89
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18677727
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/677727 | MEMORY SYSTEM, CONTROL METHOD THEREOF, AND PROGRAM | May 28, 2024 | Pending |
Array
(
[id] => 19452403
[patent_doc_number] => 20240312533
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-19
[patent_title] => MEMORY SYSTEM, CONTROL METHOD THEREOF, AND PROGRAM
[patent_app_type] => utility
[patent_app_number] => 18/677727
[patent_app_country] => US
[patent_app_date] => 2024-05-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13651
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 89
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18677727
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/677727 | MEMORY SYSTEM, CONTROL METHOD THEREOF, AND PROGRAM | May 28, 2024 | Pending |
Array
(
[id] => 19926022
[patent_doc_number] => 12300314
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-05-13
[patent_title] => Memory system and memory device
[patent_app_type] => utility
[patent_app_number] => 18/675257
[patent_app_country] => US
[patent_app_date] => 2024-05-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 68
[patent_figures_cnt] => 75
[patent_no_of_words] => 38695
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 209
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18675257
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/675257 | Memory system and memory device | May 27, 2024 | Issued |