Search

John M. Parker

Examiner (ID: 11130, Phone: (571)272-8794 , Office: P/2816 )

Most Active Art Unit
2816
Art Unit(s)
2899, 2823, 2816
Total Applications
1173
Issued Applications
1023
Pending Applications
77
Abandoned Applications
108

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 18097459 [patent_doc_number] => 20220415800 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-12-29 [patent_title] => SEMICONDUCTOR MEMORY DEVICE AND APPARATUS INCLUDING THE SAME [patent_app_type] => utility [patent_app_number] => 17/893349 [patent_app_country] => US [patent_app_date] => 2022-08-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 12447 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -16 [patent_words_short_claim] => 131 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17893349 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/893349
Semiconductor memory device and apparatus including the same Aug 22, 2022 Issued
Array ( [id] => 19654466 [patent_doc_number] => 12176266 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-12-24 [patent_title] => Through-substrate via formation to enlarge electrochemical plating window [patent_app_type] => utility [patent_app_number] => 17/880854 [patent_app_country] => US [patent_app_date] => 2022-08-04 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 15 [patent_no_of_words] => 7186 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 112 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17880854 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/880854
Through-substrate via formation to enlarge electrochemical plating window Aug 3, 2022 Issued
Array ( [id] => 19627133 [patent_doc_number] => 12165982 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-12-10 [patent_title] => Semiconductor package structure and method for manufacturing the same [patent_app_type] => utility [patent_app_number] => 17/879677 [patent_app_country] => US [patent_app_date] => 2022-08-02 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 18 [patent_figures_cnt] => 18 [patent_no_of_words] => 7579 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 72 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17879677 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/879677
Semiconductor package structure and method for manufacturing the same Aug 1, 2022 Issued
Array ( [id] => 18941139 [patent_doc_number] => 20240036278 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-02-01 [patent_title] => 3D High Bandwidth Memory and Optical Connectivity Stacking [patent_app_type] => utility [patent_app_number] => 17/877041 [patent_app_country] => US [patent_app_date] => 2022-07-29 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 3846 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 84 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17877041 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/877041
3D High Bandwidth Memory and Optical Connectivity Stacking Jul 28, 2022 Pending
Array ( [id] => 18142671 [patent_doc_number] => 20230016515 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2023-01-19 [patent_title] => HYBRID CONDUCTIVE STRUCTURES [patent_app_type] => utility [patent_app_number] => 17/875675 [patent_app_country] => US [patent_app_date] => 2022-07-28 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6706 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17875675 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/875675
Hybrid conductive structures Jul 27, 2022 Issued
Array ( [id] => 17993230 [patent_doc_number] => 20220359267 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-11-10 [patent_title] => SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME [patent_app_type] => utility [patent_app_number] => 17/874639 [patent_app_country] => US [patent_app_date] => 2022-07-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 9177 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 159 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17874639 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/874639
Semiconductor device structure and methods of forming the same Jul 26, 2022 Issued
Array ( [id] => 19597043 [patent_doc_number] => 12154897 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-11-26 [patent_title] => Package structures [patent_app_type] => utility [patent_app_number] => 17/874323 [patent_app_country] => US [patent_app_date] => 2022-07-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 31 [patent_figures_cnt] => 31 [patent_no_of_words] => 13648 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 66 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17874323 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/874323
Package structures Jul 26, 2022 Issued
Array ( [id] => 19720343 [patent_doc_number] => 12205886 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-01-21 [patent_title] => Hybrid method for forming semiconductor interconnect structure [patent_app_type] => utility [patent_app_number] => 17/873590 [patent_app_country] => US [patent_app_date] => 2022-07-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 20 [patent_figures_cnt] => 20 [patent_no_of_words] => 9736 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 104 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17873590 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/873590
Hybrid method for forming semiconductor interconnect structure Jul 25, 2022 Issued
Array ( [id] => 19926305 [patent_doc_number] => 12300599 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-05-13 [patent_title] => Method for forming semiconductor structure [patent_app_type] => utility [patent_app_number] => 17/814844 [patent_app_country] => US [patent_app_date] => 2022-07-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 16 [patent_figures_cnt] => 26 [patent_no_of_words] => 4161 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 82 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17814844 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/814844
Method for forming semiconductor structure Jul 25, 2022 Issued
Array ( [id] => 17993348 [patent_doc_number] => 20220359385 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-11-10 [patent_title] => INTERCONNECT STRUCTURE [patent_app_type] => utility [patent_app_number] => 17/873214 [patent_app_country] => US [patent_app_date] => 2022-07-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 10424 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 84 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17873214 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/873214
INTERCONNECT STRUCTURE Jul 25, 2022 Pending
Array ( [id] => 17993229 [patent_doc_number] => 20220359266 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-11-10 [patent_title] => INTER-WIRE CAVITY FOR LOW CAPACITANCE [patent_app_type] => utility [patent_app_number] => 17/873381 [patent_app_country] => US [patent_app_date] => 2022-07-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 11011 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 75 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17873381 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/873381
INTER-WIRE CAVITY FOR LOW CAPACITANCE Jul 25, 2022 Pending
Array ( [id] => 20244153 [patent_doc_number] => 12424484 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-09-23 [patent_title] => Spacers for semiconductor devices including backside power rails [patent_app_type] => utility [patent_app_number] => 17/815080 [patent_app_country] => US [patent_app_date] => 2022-07-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 80 [patent_figures_cnt] => 115 [patent_no_of_words] => 12254 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 99 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17815080 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/815080
Spacers for semiconductor devices including backside power rails Jul 25, 2022 Issued
Array ( [id] => 19399678 [patent_doc_number] => 12074064 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-08-27 [patent_title] => TSV structure and method forming same [patent_app_type] => utility [patent_app_number] => 17/814775 [patent_app_country] => US [patent_app_date] => 2022-07-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 31 [patent_figures_cnt] => 32 [patent_no_of_words] => 7102 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 87 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17814775 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/814775
TSV structure and method forming same Jul 24, 2022 Issued
Array ( [id] => 18008495 [patent_doc_number] => 20220367262 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-11-17 [patent_title] => THERMALLY STABLE COPPER-ALLOY ADHESION LAYER FOR METAL INTERCONNECT STRUCTURES AND METHODS FOR FORMING THE SAME [patent_app_type] => utility [patent_app_number] => 17/872144 [patent_app_country] => US [patent_app_date] => 2022-07-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 13904 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 106 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17872144 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/872144
Thermally stable copper-alloy adhesion layer for metal interconnect structures and methods for forming the same Jul 24, 2022 Issued
Array ( [id] => 19524207 [patent_doc_number] => 12125948 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-10-22 [patent_title] => Semiconductor device and light-emitting system [patent_app_type] => utility [patent_app_number] => 17/814259 [patent_app_country] => US [patent_app_date] => 2022-07-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 6 [patent_no_of_words] => 3099 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 84 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17814259 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/814259
Semiconductor device and light-emitting system Jul 21, 2022 Issued
Array ( [id] => 19341448 [patent_doc_number] => 12051645 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-07-30 [patent_title] => Two 2D capping layers on interconnect conductive structure to increase interconnect structure reliability [patent_app_type] => utility [patent_app_number] => 17/869898 [patent_app_country] => US [patent_app_date] => 2022-07-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 15 [patent_figures_cnt] => 30 [patent_no_of_words] => 11000 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 97 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17869898 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/869898
Two 2D capping layers on interconnect conductive structure to increase interconnect structure reliability Jul 20, 2022 Issued
Array ( [id] => 17993309 [patent_doc_number] => 20220359346 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-11-10 [patent_title] => FRONT-END-OF-LINE (FEOL) THROUGH SEMICONDUCTOR-ON-SUBSTRATE VIA (TSV) [patent_app_type] => utility [patent_app_number] => 17/869860 [patent_app_country] => US [patent_app_date] => 2022-07-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 11353 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 95 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17869860 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/869860
Front-end-of-line (FEOL) through semiconductor-on-substrate via (TSV) Jul 20, 2022 Issued
Array ( [id] => 19973966 [patent_doc_number] => 12342600 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-06-24 [patent_title] => Titanium-containing diffusion barrier for CMP removal rate enhancement and contamination reduction [patent_app_type] => utility [patent_app_number] => 17/869702 [patent_app_country] => US [patent_app_date] => 2022-07-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 10 [patent_no_of_words] => 0 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 88 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17869702 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/869702
Titanium-containing diffusion barrier for CMP removal rate enhancement and contamination reduction Jul 19, 2022 Issued
Array ( [id] => 19063114 [patent_doc_number] => 11942364 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-03-26 [patent_title] => Selective deposition of a protective layer to reduce interconnect structure critical dimensions [patent_app_type] => utility [patent_app_number] => 17/868845 [patent_app_country] => US [patent_app_date] => 2022-07-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 14 [patent_figures_cnt] => 26 [patent_no_of_words] => 9404 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 131 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17868845 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/868845
Selective deposition of a protective layer to reduce interconnect structure critical dimensions Jul 19, 2022 Issued
Array ( [id] => 17993350 [patent_doc_number] => 20220359387 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-11-10 [patent_title] => STRUCTURE AND METHOD OF FORMING A SEMICONDUCTOR DEVICE WITH RESISTIVE ELEMENTS [patent_app_type] => utility [patent_app_number] => 17/813880 [patent_app_country] => US [patent_app_date] => 2022-07-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 10205 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 70 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17813880 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/813880
Structure and method of forming a semiconductor device with resistive elements Jul 19, 2022 Issued
Menu