Search

Jung H. Hur

Examiner (ID: 14455, Phone: (571)272-1870 , Office: P/2824 )

Most Active Art Unit
2824
Art Unit(s)
2824
Total Applications
1178
Issued Applications
1001
Pending Applications
11
Abandoned Applications
169

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 14752529 [patent_doc_number] => 20190259438 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-08-22 [patent_title] => MAGNETORESISTIVE MEMORY DEVICE WITH DIFFERENT WRITE PULSE PATTERNS [patent_app_type] => utility [patent_app_number] => 16/400048 [patent_app_country] => US [patent_app_date] => 2019-05-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 13167 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -9 [patent_words_short_claim] => 130 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16400048 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/400048
Magnetoresistive memory device with different write pulse patterns Apr 30, 2019 Issued
Array ( [id] => 16609051 [patent_doc_number] => 10910064 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-02-02 [patent_title] => Location dependent impedance mitigation in non-volatile memory [patent_app_type] => utility [patent_app_number] => 16/400280 [patent_app_country] => US [patent_app_date] => 2019-05-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 38 [patent_figures_cnt] => 46 [patent_no_of_words] => 38094 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 120 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16400280 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/400280
Location dependent impedance mitigation in non-volatile memory Apr 30, 2019 Issued
Array ( [id] => 16402060 [patent_doc_number] => 20200342918 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-10-29 [patent_title] => SKEWED SENSE AMPLIFIER FOR SINGLE-ENDED SENSING [patent_app_type] => utility [patent_app_number] => 16/393050 [patent_app_country] => US [patent_app_date] => 2019-04-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 13960 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 144 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16393050 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/393050
Skewed sense amplifier for single-ended sensing Apr 23, 2019 Issued
Array ( [id] => 14937831 [patent_doc_number] => 20190304554 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-10-03 [patent_title] => MEMORY DEVICE HAVING IMPROVED DATA RELIABILITY AND METHOD OF OPERATING THE SAME [patent_app_type] => utility [patent_app_number] => 16/299684 [patent_app_country] => US [patent_app_date] => 2019-03-12 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 10817 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 152 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16299684 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/299684
Memory device having improved data reliability by varying program intervals, and method of operating the same Mar 11, 2019 Issued
Array ( [id] => 16386247 [patent_doc_number] => 10811088 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-10-20 [patent_title] => Access assist with wordline adjustment with tracking cell [patent_app_type] => utility [patent_app_number] => 16/299413 [patent_app_country] => US [patent_app_date] => 2019-03-12 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 7 [patent_no_of_words] => 8422 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 202 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16299413 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/299413
Access assist with wordline adjustment with tracking cell Mar 11, 2019 Issued
Array ( [id] => 15624945 [patent_doc_number] => 20200082877 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-03-12 [patent_title] => SEMICONDUCTOR MEMORY DEVICE [patent_app_type] => utility [patent_app_number] => 16/298507 [patent_app_country] => US [patent_app_date] => 2019-03-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 2645 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -5 [patent_words_short_claim] => 99 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16298507 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/298507
SEMICONDUCTOR MEMORY DEVICE Mar 10, 2019 Abandoned
Array ( [id] => 16180151 [patent_doc_number] => 20200227120 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-07-16 [patent_title] => MEMORY CONTROL METHOD, MEMORY STORAGE DEVICE AND MEMORY CONTROL CIRCUIT UNIT [patent_app_type] => utility [patent_app_number] => 16/292338 [patent_app_country] => US [patent_app_date] => 2019-03-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 15170 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -24 [patent_words_short_claim] => 221 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16292338 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/292338
Adjusting read voltage level in rewritable nonvolatile memory module Mar 4, 2019 Issued
Array ( [id] => 16432655 [patent_doc_number] => 10832747 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-11-10 [patent_title] => Clocked commands timing adjustments method in synchronous semiconductor integrated circuits [patent_app_type] => utility [patent_app_number] => 16/261379 [patent_app_country] => US [patent_app_date] => 2019-01-29 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 16 [patent_no_of_words] => 10297 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 295 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16261379 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/261379
Clocked commands timing adjustments method in synchronous semiconductor integrated circuits Jan 28, 2019 Issued
Array ( [id] => 14443383 [patent_doc_number] => 20190179564 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-06-13 [patent_title] => SAFE DESTRUCTIVE ACTIONS ON DRIVES [patent_app_type] => utility [patent_app_number] => 16/258209 [patent_app_country] => US [patent_app_date] => 2019-01-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 34546 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 189 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16258209 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/258209
Safe destructive actions on drives Jan 24, 2019 Issued
Array ( [id] => 16119221 [patent_doc_number] => 20200211633 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-07-02 [patent_title] => APPARATUS WITH A ROW-HAMMER ADDRESS LATCH MECHANISM [patent_app_type] => utility [patent_app_number] => 16/234397 [patent_app_country] => US [patent_app_date] => 2018-12-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 11089 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -20 [patent_words_short_claim] => 70 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16234397 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/234397
Apparatus with a row-hammer address latch mechanism Dec 26, 2018 Issued
Array ( [id] => 14587309 [patent_doc_number] => 20190221263 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-07-18 [patent_title] => 2D AND 3D SUM-OF-PRODUCTS ARRAY FOR NEUROMORPHIC COMPUTING SYSTEM [patent_app_type] => utility [patent_app_number] => 16/233404 [patent_app_country] => US [patent_app_date] => 2018-12-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 12794 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -15 [patent_words_short_claim] => 33 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16233404 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/233404
2D and 3D sum-of-products array for neuromorphic computing system Dec 26, 2018 Issued
Array ( [id] => 16119281 [patent_doc_number] => 20200211663 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-07-02 [patent_title] => MULTI-PASS PROGRAMMING PROCESS FOR MEMORY DEVICE WHICH OMITS VERIFY TEST IN FIRST PROGRAM PASS [patent_app_type] => utility [patent_app_number] => 16/233723 [patent_app_country] => US [patent_app_date] => 2018-12-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 23280 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 121 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16233723 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/233723
Multi-pass programming process for memory device which omits verify test in first program pass Dec 26, 2018 Issued
Array ( [id] => 15872971 [patent_doc_number] => 20200143889 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-05-07 [patent_title] => IMPEDANCE MISMATCH MITIGATION SCHEME [patent_app_type] => utility [patent_app_number] => 16/233780 [patent_app_country] => US [patent_app_date] => 2018-12-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 27419 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 159 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16233780 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/233780
Impedance mismatch mitigation scheme that applies asymmetric voltage pulses to compensate for asymmetries from applying symmetric voltage pulses Dec 26, 2018 Issued
Array ( [id] => 15154693 [patent_doc_number] => 20190355824 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-11-21 [patent_title] => SPLIT-GATE FLASH MEMORY, METHOD OF FABRICATING SAME AND METHOD FOR CONTROL THEREOF [patent_app_type] => utility [patent_app_number] => 16/232487 [patent_app_country] => US [patent_app_date] => 2018-12-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 9251 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -11 [patent_words_short_claim] => 69 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16232487 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/232487
Split-gate flash memory, method of fabricating same and method for control thereof Dec 25, 2018 Issued
Array ( [id] => 16119195 [patent_doc_number] => 20200211620 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-07-02 [patent_title] => SENSING TECHNIQUES USING A CHARGE TRANSFER DEVICE [patent_app_type] => utility [patent_app_number] => 16/232267 [patent_app_country] => US [patent_app_date] => 2018-12-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 19942 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -30 [patent_words_short_claim] => 102 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16232267 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/232267
Sensing techniques using a charge transfer device Dec 25, 2018 Issued
Array ( [id] => 16684138 [patent_doc_number] => 10943626 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2021-03-09 [patent_title] => Semiconductor memory device with power gating circuit for data input-output control block and data input/output block and semiconductor system including the same [patent_app_type] => utility [patent_app_number] => 16/232205 [patent_app_country] => US [patent_app_date] => 2018-12-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 11 [patent_no_of_words] => 7622 [patent_no_of_claims] => 25 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 74 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16232205 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/232205
Semiconductor memory device with power gating circuit for data input-output control block and data input/output block and semiconductor system including the same Dec 25, 2018 Issued
Array ( [id] => 14220671 [patent_doc_number] => 20190122720 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-04-25 [patent_title] => SEMICONDUCTOR DEVICE HAVING A REDUCED FOOTPRINT OF WIRES CONNECTING A DLL CIRCUIT WITH AN INPUT/OUTPUT BUFFER [patent_app_type] => utility [patent_app_number] => 16/230699 [patent_app_country] => US [patent_app_date] => 2018-12-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 9394 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 78 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16230699 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/230699
Semiconductor device having a reduced footprint of wires connecting a DLL circuit with an input/output buffer Dec 20, 2018 Issued
Array ( [id] => 16944245 [patent_doc_number] => 11056496 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-07-06 [patent_title] => Semiconductor memory device and method for programming shared page data in memory cells of two different word lines [patent_app_type] => utility [patent_app_number] => 16/229216 [patent_app_country] => US [patent_app_date] => 2018-12-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 17 [patent_figures_cnt] => 32 [patent_no_of_words] => 18169 [patent_no_of_claims] => 10 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 238 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16229216 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/229216
Semiconductor memory device and method for programming shared page data in memory cells of two different word lines Dec 20, 2018 Issued
Array ( [id] => 16097927 [patent_doc_number] => 20200202950 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-06-25 [patent_title] => READING EVEN DATA LINES OR ODD DATA LINES COUPLED TO MEMORY CELL STRINGS [patent_app_type] => utility [patent_app_number] => 16/226713 [patent_app_country] => US [patent_app_date] => 2018-12-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6299 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -25 [patent_words_short_claim] => 76 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16226713 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/226713
Reading even data lines or odd data lines coupled to memory cell strings Dec 19, 2018 Issued
Array ( [id] => 16324004 [patent_doc_number] => 10783974 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-09-22 [patent_title] => Verification of an excessively high threshold voltage in a memory device [patent_app_type] => utility [patent_app_number] => 16/225253 [patent_app_country] => US [patent_app_date] => 2018-12-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 18 [patent_no_of_words] => 11331 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 131 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16225253 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/225253
Verification of an excessively high threshold voltage in a memory device Dec 18, 2018 Issued
Menu