Search

Jung H. Hur

Examiner (ID: 14455, Phone: (571)272-1870 , Office: P/2824 )

Most Active Art Unit
2824
Art Unit(s)
2824
Total Applications
1178
Issued Applications
1001
Pending Applications
11
Abandoned Applications
169

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 16660396 [patent_doc_number] => 20210057033 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-02-25 [patent_title] => NONVOLATILE MEMORY DEVICE [patent_app_type] => utility [patent_app_number] => 16/826558 [patent_app_country] => US [patent_app_date] => 2020-03-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8476 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16826558 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/826558
Nonvolatile memory device with a monitoring cell in a cell string Mar 22, 2020 Issued
Array ( [id] => 18235771 [patent_doc_number] => 11600335 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2023-03-07 [patent_title] => Memory device and bit line precharging method during program verify operation in the memory device [patent_app_type] => utility [patent_app_number] => 16/827109 [patent_app_country] => US [patent_app_date] => 2020-03-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 12 [patent_no_of_words] => 17003 [patent_no_of_claims] => 6 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 133 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16827109 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/827109
Memory device and bit line precharging method during program verify operation in the memory device Mar 22, 2020 Issued
Array ( [id] => 17106331 [patent_doc_number] => 11126548 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2021-09-21 [patent_title] => Accelerated in-memory cache with memory array sections having different configurations [patent_app_type] => utility [patent_app_number] => 16/824618 [patent_app_country] => US [patent_app_date] => 2020-03-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 7 [patent_no_of_words] => 8604 [patent_no_of_claims] => 7 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 123 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16824618 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/824618
Accelerated in-memory cache with memory array sections having different configurations Mar 18, 2020 Issued
Array ( [id] => 17085254 [patent_doc_number] => 20210280261 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-09-09 [patent_title] => NON VOLATILE FLASH MEMORY WITH IMPROVED VERIFICATION RECOVERY AND COLUMN SEEDING [patent_app_type] => utility [patent_app_number] => 16/808955 [patent_app_country] => US [patent_app_date] => 2020-03-04 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 3580 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 128 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16808955 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/808955
Non volatile flash memory with improved verification recovery and column seeding Mar 3, 2020 Issued
Array ( [id] => 16439018 [patent_doc_number] => 20200356344 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-11-12 [patent_title] => BIPOLAR ALL-MEMRISTOR CIRCUIT FOR IN-MEMORY COMPUTING [patent_app_type] => utility [patent_app_number] => 16/808227 [patent_app_country] => US [patent_app_date] => 2020-03-03 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6576 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 154 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16808227 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/808227
Bipolar all-memristor circuit for in-memory computing Mar 2, 2020 Issued
Array ( [id] => 16616968 [patent_doc_number] => 20210035621 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-02-04 [patent_title] => METHOD FOR ENHANCING TUNNEL MAGNETORESISTANCE IN MEMORY DEVICE [patent_app_type] => utility [patent_app_number] => 16/805839 [patent_app_country] => US [patent_app_date] => 2020-03-02 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6312 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 80 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16805839 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/805839
Method for enhancing tunnel magnetoresistance in memory device Mar 1, 2020 Issued
Array ( [id] => 17070402 [patent_doc_number] => 20210272619 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-09-02 [patent_title] => Data Storage With Improved Read Performance By Avoiding Line Discharge [patent_app_type] => utility [patent_app_number] => 16/805574 [patent_app_country] => US [patent_app_date] => 2020-02-28 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 5259 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 69 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16805574 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/805574
Data Storage With Improved Read Performance By Avoiding Line Discharge Feb 27, 2020 Abandoned
Array ( [id] => 16241331 [patent_doc_number] => 20200258565 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-08-13 [patent_title] => REFRESH RATE CONTROL FOR A MEMORY DEVICE [patent_app_type] => utility [patent_app_number] => 16/786725 [patent_app_country] => US [patent_app_date] => 2020-02-10 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 19262 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 111 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16786725 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/786725
Refresh rate control for a memory device Feb 9, 2020 Issued
Array ( [id] => 16210147 [patent_doc_number] => 20200243137 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-07-30 [patent_title] => VARIABLE RESISTANCE MEMORY WITH LATTICE ARRAY USING ENCLOSING TRANSISTORS [patent_app_type] => utility [patent_app_number] => 16/776383 [patent_app_country] => US [patent_app_date] => 2020-01-29 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7083 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16776383 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/776383
Variable resistance memory with lattice array using enclosing transistors Jan 28, 2020 Issued
Array ( [id] => 16585834 [patent_doc_number] => 20210020236 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-01-21 [patent_title] => RESISTIVE MEMORY DEVICES AND METHODS OF OPERATING RESISTIVE MEMORY DEVICES [patent_app_type] => utility [patent_app_number] => 16/745823 [patent_app_country] => US [patent_app_date] => 2020-01-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 14162 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 156 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16745823 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/745823
Resistive memory devices and methods of operating resistive memory devices including adjustment of current path resistance of a selected memory cell in a resistive memory device Jan 16, 2020 Issued
Array ( [id] => 16528495 [patent_doc_number] => 20200402576 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-12-24 [patent_title] => NONVOLATILE MEMORY APPARATUS FOR MITIGATING READ DISTURBANCE AND SYSTEM USING THE SAME [patent_app_type] => utility [patent_app_number] => 16/738945 [patent_app_country] => US [patent_app_date] => 2020-01-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 15409 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -19 [patent_words_short_claim] => 120 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16738945 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/738945
Nonvolatile memory apparatus for mitigating read disturbance and system using the same Jan 8, 2020 Issued
Array ( [id] => 17416822 [patent_doc_number] => 20220051726 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-02-17 [patent_title] => STORAGE STRUCTURE AND ERASE METHOD THEREOF [patent_app_type] => utility [patent_app_number] => 17/050457 [patent_app_country] => US [patent_app_date] => 2019-12-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 3676 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -13 [patent_words_short_claim] => 101 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17050457 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/050457
STORAGE STRUCTURE AND ERASE METHOD THEREOF Dec 16, 2019 Abandoned
Array ( [id] => 16903045 [patent_doc_number] => 20210181961 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-06-17 [patent_title] => MEMORY SUB-SYSTEM TEMPERATURE REGULATION [patent_app_type] => utility [patent_app_number] => 16/717460 [patent_app_country] => US [patent_app_date] => 2019-12-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 9307 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 150 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16717460 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/717460
Memory sub-system temperature regulation Dec 16, 2019 Issued
Array ( [id] => 17818378 [patent_doc_number] => 11423999 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2022-08-23 [patent_title] => Memory and its addressing method including redundant decoding and normal decoding [patent_app_type] => utility [patent_app_number] => 17/257532 [patent_app_country] => US [patent_app_date] => 2019-11-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 5468 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 191 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17257532 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/257532
Memory and its addressing method including redundant decoding and normal decoding Nov 26, 2019 Issued
Array ( [id] => 17818378 [patent_doc_number] => 11423999 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2022-08-23 [patent_title] => Memory and its addressing method including redundant decoding and normal decoding [patent_app_type] => utility [patent_app_number] => 17/257532 [patent_app_country] => US [patent_app_date] => 2019-11-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 5468 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 191 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17257532 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/257532
Memory and its addressing method including redundant decoding and normal decoding Nov 26, 2019 Issued
Array ( [id] => 15969043 [patent_doc_number] => 20200168273 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-05-28 [patent_title] => MEMORY DEVICE WITH COMPENSATION FOR LEAKAGE CURRENT AND OPERATING METHOD THEREOF [patent_app_type] => utility [patent_app_number] => 16/691173 [patent_app_country] => US [patent_app_date] => 2019-11-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 9960 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16691173 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/691173
Cross point resistive memory device with compensation for leakage current in read operation Nov 20, 2019 Issued
Array ( [id] => 17016901 [patent_doc_number] => 11086540 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-08-10 [patent_title] => Memory system, memory controller and memory device for configuring super blocks [patent_app_type] => utility [patent_app_number] => 16/687000 [patent_app_country] => US [patent_app_date] => 2019-11-18 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 14 [patent_figures_cnt] => 14 [patent_no_of_words] => 11667 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 148 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16687000 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/687000
Memory system, memory controller and memory device for configuring super blocks Nov 17, 2019 Issued
Array ( [id] => 17366163 [patent_doc_number] => 11233196 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2022-01-25 [patent_title] => Memory device structure including tilted sidewall and method for fabricating the same [patent_app_type] => utility [patent_app_number] => 16/687297 [patent_app_country] => US [patent_app_date] => 2019-11-18 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 14 [patent_no_of_words] => 3709 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 140 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16687297 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/687297
Memory device structure including tilted sidewall and method for fabricating the same Nov 17, 2019 Issued
Array ( [id] => 16119289 [patent_doc_number] => 20200211667 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-07-02 [patent_title] => Efuse Programming Unit, Efuse Circuit and Programming Process Thereof [patent_app_type] => utility [patent_app_number] => 16/684989 [patent_app_country] => US [patent_app_date] => 2019-11-15 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 2733 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -14 [patent_words_short_claim] => 71 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16684989 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/684989
Efuse Programming Unit, Efuse Circuit and Programming Process Thereof Nov 14, 2019 Abandoned
Array ( [id] => 16827545 [patent_doc_number] => 20210142838 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-05-13 [patent_title] => OPERATION METHODS OF FERROELECTRIC MEMORY [patent_app_type] => utility [patent_app_number] => 16/683173 [patent_app_country] => US [patent_app_date] => 2019-11-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7582 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16683173 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/683173
Operation methods of ferroelectric memory Nov 12, 2019 Issued
Menu