
Kenneth J. Ramsey
Examiner (ID: 16215)
| Most Active Art Unit | 3205 |
| Art Unit(s) | 2879, 3202, 2875, 3201, 3205, 3203 |
| Total Applications | 2437 |
| Issued Applications | 2266 |
| Pending Applications | 52 |
| Abandoned Applications | 119 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 20182134
[patent_doc_number] => 20250266092
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-08-21
[patent_title] => BLOCK SELECTION CIRCUIT CONTROLLING SERIES-CONNECTED PASS TRANSISTORS USING SHARED SWITCH CIRCUIT AND FLASH MEMORY INCLUDING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/975798
[patent_app_country] => US
[patent_app_date] => 2024-12-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8359
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 149
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18975798
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/975798 | BLOCK SELECTION CIRCUIT CONTROLLING SERIES-CONNECTED PASS TRANSISTORS USING SHARED SWITCH CIRCUIT AND FLASH MEMORY INCLUDING THE SAME | Dec 9, 2024 | Pending |
Array
(
[id] => 19646245
[patent_doc_number] => 20240420765
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-12-19
[patent_title] => SEMICONDUCTOR STORAGE DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/818527
[patent_app_country] => US
[patent_app_date] => 2024-08-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11352
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 419
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18818527
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/818527 | SEMICONDUCTOR STORAGE DEVICE | Aug 27, 2024 | Pending |
Array
(
[id] => 19803743
[patent_doc_number] => 20250069668
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-02-27
[patent_title] => MEMORY DEVICE FOR PROGRAM DISTURBANCE SUPPRESSION AND PROGRAMMING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/814030
[patent_app_country] => US
[patent_app_date] => 2024-08-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13614
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 217
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18814030
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/814030 | MEMORY DEVICE FOR PROGRAM DISTURBANCE SUPPRESSION AND PROGRAMMING METHOD THEREOF | Aug 22, 2024 | Pending |
Array
(
[id] => 20514476
[patent_doc_number] => 20260038578
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2026-02-05
[patent_title] => SENSE AMPLIFIER BALANCING COMPONENT
[patent_app_type] => utility
[patent_app_number] => 18/788948
[patent_app_country] => US
[patent_app_date] => 2024-07-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2384
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 66
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18788948
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/788948 | SENSE AMPLIFIER BALANCING COMPONENT | Jul 29, 2024 | Pending |
Array
(
[id] => 20352521
[patent_doc_number] => 20250349373
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-11-13
[patent_title] => MEMORY DEVICE AND OPERATION METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/783124
[patent_app_country] => US
[patent_app_date] => 2024-07-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5556
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 160
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18783124
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/783124 | MEMORY DEVICE AND OPERATION METHOD THEREOF | Jul 23, 2024 | Pending |
Array
(
[id] => 20474966
[patent_doc_number] => 20260017187
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2026-01-15
[patent_title] => MEMORY DEVICE AND OPERATION THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/781491
[patent_app_country] => US
[patent_app_date] => 2024-07-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2243
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 54
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18781491
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/781491 | MEMORY DEVICE AND OPERATION THEREOF | Jul 22, 2024 | Pending |
Array
(
[id] => 19559631
[patent_doc_number] => 20240371423
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-07
[patent_title] => CONFIGURABLE DATA PROTECTION CIRCUITRY FOR MEMORY DEVICES
[patent_app_type] => utility
[patent_app_number] => 18/778659
[patent_app_country] => US
[patent_app_date] => 2024-07-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8187
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 64
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18778659
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/778659 | CONFIGURABLE DATA PROTECTION CIRCUITRY FOR MEMORY DEVICES | Jul 18, 2024 | Pending |
Array
(
[id] => 19559636
[patent_doc_number] => 20240371428
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-07
[patent_title] => POWER MODE WAKE-UP FOR MEMORY ON DIFFERENT POWER DOMAINS
[patent_app_type] => utility
[patent_app_number] => 18/772721
[patent_app_country] => US
[patent_app_date] => 2024-07-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4520
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 113
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18772721
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/772721 | POWER MODE WAKE-UP FOR MEMORY ON DIFFERENT POWER DOMAINS | Jul 14, 2024 | Pending |
Array
(
[id] => 20367083
[patent_doc_number] => 20250356895
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-11-20
[patent_title] => MRAM CIRCUIT AND LAYOUT
[patent_app_type] => utility
[patent_app_number] => 18/752801
[patent_app_country] => US
[patent_app_date] => 2024-06-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 0
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -15
[patent_words_short_claim] => 120
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18752801
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/752801 | MRAM CIRCUIT AND LAYOUT | Jun 24, 2024 | Pending |
Array
(
[id] => 19467657
[patent_doc_number] => 20240321327
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-26
[patent_title] => PRE-DECODER CIRCUITRY
[patent_app_type] => utility
[patent_app_number] => 18/677609
[patent_app_country] => US
[patent_app_date] => 2024-05-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9711
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 77
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18677609
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/677609 | PRE-DECODER CIRCUITRY | May 28, 2024 | Pending |
Array
(
[id] => 20229150
[patent_doc_number] => 12417804
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-09-16
[patent_title] => Low power management for sleep mode operation of a memory device
[patent_app_type] => utility
[patent_app_number] => 18/675997
[patent_app_country] => US
[patent_app_date] => 2024-05-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 7
[patent_no_of_words] => 2408
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 93
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18675997
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/675997 | Low power management for sleep mode operation of a memory device | May 27, 2024 | Issued |
Array
(
[id] => 20088542
[patent_doc_number] => 20250218478
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-07-03
[patent_title] => SEMICONDUCTOR MEMORY DEVICES AND MEMORY SYSTEMS INCLUDING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/669931
[patent_app_country] => US
[patent_app_date] => 2024-05-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9510
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 320
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18669931
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/669931 | Semiconductor memory devices and memory systems including the same | May 20, 2024 | Issued |
Array
(
[id] => 19435730
[patent_doc_number] => 20240304228
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-12
[patent_title] => SYSTEMS AND METHODS FOR DUAL STANDBY MODES IN MEMORY
[patent_app_type] => utility
[patent_app_number] => 18/668795
[patent_app_country] => US
[patent_app_date] => 2024-05-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6701
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18668795
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/668795 | SYSTEMS AND METHODS FOR DUAL STANDBY MODES IN MEMORY | May 19, 2024 | Pending |
Array
(
[id] => 19917457
[patent_doc_number] => 12292826
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-05-06
[patent_title] => Method for managing a memory apparatus
[patent_app_type] => utility
[patent_app_number] => 18/663114
[patent_app_country] => US
[patent_app_date] => 2024-05-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 29
[patent_figures_cnt] => 29
[patent_no_of_words] => 9173
[patent_no_of_claims] => 10
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 197
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18663114
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/663114 | Method for managing a memory apparatus | May 13, 2024 | Issued |
Array
(
[id] => 19589397
[patent_doc_number] => 20240386954
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-21
[patent_title] => METHOD FOR READING A MULTI-LEVEL NON-VOLATILE MEMORY DEVICE, IN PARTICULAR A PHASE-CHANGE MEMORY DEVICE, AND MULTI-LEVEL NON-VOLATILE MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/660651
[patent_app_country] => US
[patent_app_date] => 2024-05-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5084
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 111
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18660651
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/660651 | METHOD FOR READING A MULTI-LEVEL NON-VOLATILE MEMORY DEVICE, IN PARTICULAR A PHASE-CHANGE MEMORY DEVICE, AND MULTI-LEVEL NON-VOLATILE MEMORY DEVICE | May 9, 2024 | Pending |
Array
(
[id] => 20352502
[patent_doc_number] => 20250349354
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-11-13
[patent_title] => MEMORY DEVICE AND OPERATING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/658128
[patent_app_country] => US
[patent_app_date] => 2024-05-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3815
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 90
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18658128
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/658128 | MEMORY DEVICE AND OPERATING METHOD THEREOF | May 7, 2024 | Issued |
Array
(
[id] => 20338746
[patent_doc_number] => 20250342866
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-11-06
[patent_title] => MEMORY WITH REDUCED LEAKAGE THROUGH ANALOG HEAD SWITCH CONTROL
[patent_app_type] => utility
[patent_app_number] => 18/653472
[patent_app_country] => US
[patent_app_date] => 2024-05-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2223
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -25
[patent_words_short_claim] => 66
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18653472
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/653472 | MEMORY WITH REDUCED LEAKAGE THROUGH ANALOG HEAD SWITCH CONTROL | May 1, 2024 | Pending |
Array
(
[id] => 20338762
[patent_doc_number] => 20250342882
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-11-06
[patent_title] => VOLTAGE CONTROL CIRCUITS AND METHODS FOR OPERATING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/652963
[patent_app_country] => US
[patent_app_date] => 2024-05-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 1110
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 99
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18652963
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/652963 | VOLTAGE CONTROL CIRCUITS AND METHODS FOR OPERATING THE SAME | May 1, 2024 | Pending |
Array
(
[id] => 20338753
[patent_doc_number] => 20250342873
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-11-06
[patent_title] => Toggle SOT-MRAM Architecture with Self-Terminating Write Operation
[patent_app_type] => utility
[patent_app_number] => 18/652476
[patent_app_country] => US
[patent_app_date] => 2024-05-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2291
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 148
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18652476
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/652476 | Toggle SOT-MRAM Architecture with Self-Terminating Write Operation | Apr 30, 2024 | Pending |
Array
(
[id] => 19972226
[patent_doc_number] => 12340844
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-06-24
[patent_title] => Phase-change memory cell and method for fabricating the same
[patent_app_type] => utility
[patent_app_number] => 18/632583
[patent_app_country] => US
[patent_app_date] => 2024-04-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 21
[patent_figures_cnt] => 23
[patent_no_of_words] => 3809
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 147
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18632583
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/632583 | Phase-change memory cell and method for fabricating the same | Apr 10, 2024 | Issued |