Search

Kretelia Graham

Examiner (ID: 11675, Phone: (571)272-5055 , Office: P/2825 )

Most Active Art Unit
2827
Art Unit(s)
2817, 2827, 2615, 2825
Total Applications
682
Issued Applications
562
Pending Applications
12
Abandoned Applications
115

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 16994473 [patent_doc_number] => 20210232893 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-07-29 [patent_title] => VERIFICATION OF A WEIGHT STORED IN A NON-VOLATILE MEMORY CELL IN A NEURAL NETWORK FOLLOWING A PROGRAMMING OPERATION [patent_app_type] => utility [patent_app_number] => 17/233006 [patent_app_country] => US [patent_app_date] => 2021-04-16 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7959 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -13 [patent_words_short_claim] => 52 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17233006 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/233006
Verification of a weight stored in a non-volatile memory cell in a neural network following a programming operation Apr 15, 2021 Issued
Array ( [id] => 19046482 [patent_doc_number] => 11935601 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-03-19 [patent_title] => Bit line sensing circuit comprising a sample and hold circuit [patent_app_type] => utility [patent_app_number] => 17/635319 [patent_app_country] => US [patent_app_date] => 2020-08-14 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 11 [patent_figures_cnt] => 16 [patent_no_of_words] => 31139 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 198 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17635319 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/635319
Bit line sensing circuit comprising a sample and hold circuit Aug 13, 2020 Issued
Array ( [id] => 16765597 [patent_doc_number] => 20210111179 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-04-15 [patent_title] => 3D-FERROELECTRIC RANDOM ACCESS MEMORY (3D-FRAM) [patent_app_type] => utility [patent_app_number] => 16/599422 [patent_app_country] => US [patent_app_date] => 2019-10-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7858 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -21 [patent_words_short_claim] => 80 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16599422 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/599422
3D-FERROELECTRIC RANDOM ACCESS MEMORY (3D-FRAM) Oct 10, 2019 Abandoned
Array ( [id] => 17055835 [patent_doc_number] => 20210265269 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-08-26 [patent_title] => SEMICONDUCTOR INTEGRATED CIRCUIT AND ELECTRONIC APPARATUS [patent_app_type] => utility [patent_app_number] => 17/260753 [patent_app_country] => US [patent_app_date] => 2019-07-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8573 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -15 [patent_words_short_claim] => 51 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17260753 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/260753
SEMICONDUCTOR INTEGRATED CIRCUIT AND ELECTRONIC APPARATUS Jul 25, 2019 Abandoned
Array ( [id] => 16560449 [patent_doc_number] => 20210005598 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-01-07 [patent_title] => BIDIRECTIONAL ELECTROSTATIC DISCHARGE PROTECTION DEVICE [patent_app_type] => utility [patent_app_number] => 16/766635 [patent_app_country] => US [patent_app_date] => 2018-11-29 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 3194 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -13 [patent_words_short_claim] => 107 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16766635 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/766635
BIDIRECTIONAL ELECTROSTATIC DISCHARGE PROTECTION DEVICE Nov 28, 2018 Abandoned
Array ( [id] => 16660711 [patent_doc_number] => 20210057348 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-02-25 [patent_title] => BARRIER MATERIALS BETWEEN BUMPS AND PADS [patent_app_type] => utility [patent_app_number] => 16/650292 [patent_app_country] => US [patent_app_date] => 2017-12-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6268 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -19 [patent_words_short_claim] => 70 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16650292 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/650292
BARRIER MATERIALS BETWEEN BUMPS AND PADS Dec 18, 2017 Abandoned
Array ( [id] => 17350714 [patent_doc_number] => 11225337 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2022-01-18 [patent_title] => Parallel calculation of satellite access windows and native program implementation framework [patent_app_type] => utility [patent_app_number] => 15/681634 [patent_app_country] => US [patent_app_date] => 2017-08-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 9 [patent_no_of_words] => 11375 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 256 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15681634 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/681634
Parallel calculation of satellite access windows and native program implementation framework Aug 20, 2017 Issued
Array ( [id] => 12256759 [patent_doc_number] => 09928908 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2018-03-27 [patent_title] => 'Resistance-change memory operating with read pulses of opposite polarity' [patent_app_type] => utility [patent_app_number] => 15/425388 [patent_app_country] => US [patent_app_date] => 2017-02-06 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 21 [patent_figures_cnt] => 32 [patent_no_of_words] => 6285 [patent_no_of_claims] => 7 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 246 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15425388 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/425388
Resistance-change memory operating with read pulses of opposite polarity Feb 5, 2017 Issued
Array ( [id] => 11607773 [patent_doc_number] => 20170125076 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-05-04 [patent_title] => 'SEMICONDUCTOR MEMORY DEVICE WITH A DELAY LOCKED LOOP CIRCUIT AND A METHOD FOR CONTROLLING AN OPERATION THEREOF' [patent_app_type] => utility [patent_app_number] => 15/399195 [patent_app_country] => US [patent_app_date] => 2017-01-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 14 [patent_figures_cnt] => 14 [patent_no_of_words] => 10156 [patent_no_of_claims] => 7 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15399195 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/399195
Delay locked loop circuit including an additive delay in a command path Jan 4, 2017 Issued
Array ( [id] => 11966835 [patent_doc_number] => 20170270988 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-09-21 [patent_title] => 'NONVOLATILE RAM' [patent_app_type] => utility [patent_app_number] => 15/266327 [patent_app_country] => US [patent_app_date] => 2016-09-15 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 14 [patent_figures_cnt] => 14 [patent_no_of_words] => 5968 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15266327 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/266327
Nonvolatile RAM comprising a write circuit and a read circuit operating in parallel Sep 14, 2016 Issued
Array ( [id] => 13282853 [patent_doc_number] => 10153017 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2018-12-11 [patent_title] => Method for sensing memory element coupled to selector device [patent_app_type] => utility [patent_app_number] => 15/264847 [patent_app_country] => US [patent_app_date] => 2016-09-14 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 13 [patent_no_of_words] => 6879 [patent_no_of_claims] => 12 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 259 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15264847 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/264847
Method for sensing memory element coupled to selector device Sep 13, 2016 Issued
Array ( [id] => 11424701 [patent_doc_number] => 20170032846 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-02-02 [patent_title] => 'Split Gate NAND Flash Memory Structure And Array, Method Of Programming, Erasing And Reading Thereof, And Method Of Manufacturing' [patent_app_type] => utility [patent_app_number] => 15/249306 [patent_app_country] => US [patent_app_date] => 2016-08-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 11 [patent_figures_cnt] => 11 [patent_no_of_words] => 6212 [patent_no_of_claims] => 5 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15249306 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/249306
Method of programming a continuous-channel flash memory device Aug 25, 2016 Issued
Array ( [id] => 11883490 [patent_doc_number] => 09754671 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-09-05 [patent_title] => 'Programming methods and memories' [patent_app_type] => utility [patent_app_number] => 15/248130 [patent_app_country] => US [patent_app_date] => 2016-08-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 4 [patent_figures_cnt] => 8 [patent_no_of_words] => 5166 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 164 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15248130 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/248130
Programming methods and memories Aug 25, 2016 Issued
Array ( [id] => 11459810 [patent_doc_number] => 20170053716 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-02-23 [patent_title] => 'OTP MEMORY INCLUDING TEST CELL ARRAY AND METHOD OF TESTING THE SAME' [patent_app_type] => utility [patent_app_number] => 15/232201 [patent_app_country] => US [patent_app_date] => 2016-08-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 19 [patent_figures_cnt] => 19 [patent_no_of_words] => 10406 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15232201 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/232201
OTP MEMORY INCLUDING TEST CELL ARRAY AND METHOD OF TESTING THE SAME Aug 8, 2016 Abandoned
Array ( [id] => 11952160 [patent_doc_number] => 20170256311 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-09-07 [patent_title] => 'METHODS FOR ADDRESSING HIGH CAPACITY SDRAM-LIKE MEMORY WITHOUT INCREASING PIN COST' [patent_app_type] => utility [patent_app_number] => 15/227911 [patent_app_country] => US [patent_app_date] => 2016-08-03 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 12 [patent_no_of_words] => 10431 [patent_no_of_claims] => 30 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15227911 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/227911
Methods for addressing high capacity SDRAM-like memory without increasing pin cost Aug 2, 2016 Issued
Array ( [id] => 11417358 [patent_doc_number] => 09564190 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-02-07 [patent_title] => 'Semiconductor memory device with a delay locked loop circuit and a method for controlling an operation thereof' [patent_app_type] => utility [patent_app_number] => 15/226310 [patent_app_country] => US [patent_app_date] => 2016-08-02 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 15 [patent_no_of_words] => 10127 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 72 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15226310 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/226310
Semiconductor memory device with a delay locked loop circuit and a method for controlling an operation thereof Aug 1, 2016 Issued
Array ( [id] => 16564592 [patent_doc_number] => 10889954 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-01-12 [patent_title] => Method for controlling a vibrating pile driver [patent_app_type] => utility [patent_app_number] => 15/188015 [patent_app_country] => US [patent_app_date] => 2016-06-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 2 [patent_figures_cnt] => 2 [patent_no_of_words] => 2867 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 211 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15188015 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/188015
Method for controlling a vibrating pile driver Jun 20, 2016 Issued
Array ( [id] => 11096268 [patent_doc_number] => 20160293238 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2016-10-06 [patent_title] => 'SEMICONDUCTOR INTEGRATED CIRCUIT INCLUDING CAS LATENCY SETTING CIRCUIT' [patent_app_type] => utility [patent_app_number] => 15/180268 [patent_app_country] => US [patent_app_date] => 2016-06-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 2959 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15180268 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/180268
Semiconductor integrated circuit including CAS latency setting circuit Jun 12, 2016 Issued
Array ( [id] => 11466559 [patent_doc_number] => 09583198 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2017-02-28 [patent_title] => 'Word line-dependent and temperature-dependent pass voltage during programming' [patent_app_type] => utility [patent_app_number] => 15/136429 [patent_app_country] => US [patent_app_date] => 2016-04-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 20 [patent_figures_cnt] => 33 [patent_no_of_words] => 14426 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 91 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15136429 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/136429
Word line-dependent and temperature-dependent pass voltage during programming Apr 21, 2016 Issued
Array ( [id] => 11990068 [patent_doc_number] => 20170294223 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-10-12 [patent_title] => 'WRITE ASSIST CIRCUIT FOR LOWERING A MEMEORY SUPPLY VOLTAGE AND COUPLING A MEMORY BIT LINE' [patent_app_type] => utility [patent_app_number] => 15/135133 [patent_app_country] => US [patent_app_date] => 2016-04-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 6 [patent_no_of_words] => 4540 [patent_no_of_claims] => 22 [patent_no_of_ind_claims] => 5 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15135133 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/135133
Write assist circuit for lowering a memory supply voltage and coupling a memory bit line Apr 20, 2016 Issued
Menu