
Lars A. Olson
Examiner (ID: 5853, Phone: (571)272-6685 , Office: P/3617 )
| Most Active Art Unit | 3617 |
| Art Unit(s) | 3617, 3615 |
| Total Applications | 3322 |
| Issued Applications | 2755 |
| Pending Applications | 170 |
| Abandoned Applications | 427 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 15376913
[patent_doc_number] => 10530189
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2020-01-07
[patent_title] => Electronic device and its operation system
[patent_app_type] => utility
[patent_app_number] => 15/628837
[patent_app_country] => US
[patent_app_date] => 2017-06-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 18
[patent_no_of_words] => 15987
[patent_no_of_claims] => 6
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 100
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15628837
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/628837 | Electronic device and its operation system | Jun 20, 2017 | Issued |
Array
(
[id] => 13627617
[patent_doc_number] => 20180365360
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2018-12-20
[patent_title] => METHOD OF PARAMETER CREATION
[patent_app_type] => utility
[patent_app_number] => 15/623549
[patent_app_country] => US
[patent_app_date] => 2017-06-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6978
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 151
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15623549
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/623549 | Method of parameter creation | Jun 14, 2017 | Issued |
Array
(
[id] => 16802392
[patent_doc_number] => 10997339
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-05-04
[patent_title] => Method and apparatus for supporting automatic testbench parallelism and serial equivalence checking during verification
[patent_app_type] => utility
[patent_app_number] => 15/622248
[patent_app_country] => US
[patent_app_date] => 2017-06-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 12
[patent_no_of_words] => 10224
[patent_no_of_claims] => 25
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 78
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15622248
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/622248 | Method and apparatus for supporting automatic testbench parallelism and serial equivalence checking during verification | Jun 13, 2017 | Issued |
Array
(
[id] => 14427787
[patent_doc_number] => 10318699
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2019-06-11
[patent_title] => Fixing hold time violations using hold time budgets and slacks of setup times
[patent_app_type] => utility
[patent_app_number] => 15/621913
[patent_app_country] => US
[patent_app_date] => 2017-06-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 5
[patent_no_of_words] => 4546
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 219
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15621913
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/621913 | Fixing hold time violations using hold time budgets and slacks of setup times | Jun 12, 2017 | Issued |
Array
(
[id] => 15426331
[patent_doc_number] => 10546095
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2020-01-28
[patent_title] => Parameter collapsing and corner reduction in an integrated circuit
[patent_app_type] => utility
[patent_app_number] => 15/620992
[patent_app_country] => US
[patent_app_date] => 2017-06-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 8
[patent_no_of_words] => 6828
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 125
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15620992
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/620992 | Parameter collapsing and corner reduction in an integrated circuit | Jun 12, 2017 | Issued |
Array
(
[id] => 13692663
[patent_doc_number] => 20170357286
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2017-12-14
[patent_title] => Slew-Driven Clock Tree Synthesis
[patent_app_type] => utility
[patent_app_number] => 15/621940
[patent_app_country] => US
[patent_app_date] => 2017-06-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6650
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 129
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15621940
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/621940 | Slew-driven clock tree synthesis | Jun 12, 2017 | Issued |
Array
(
[id] => 15519363
[patent_doc_number] => 10566278
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2020-02-18
[patent_title] => Method for layout design and structure with inter-layer vias
[patent_app_type] => utility
[patent_app_number] => 15/619959
[patent_app_country] => US
[patent_app_date] => 2017-06-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 7
[patent_no_of_words] => 4548
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 100
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15619959
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/619959 | Method for layout design and structure with inter-layer vias | Jun 11, 2017 | Issued |
Array
(
[id] => 14459569
[patent_doc_number] => 10325756
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2019-06-18
[patent_title] => Method for compensating pattern placement errors caused by variation of pattern exposure density in a multi-beam writer
[patent_app_type] => utility
[patent_app_number] => 15/620599
[patent_app_country] => US
[patent_app_date] => 2017-06-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 22
[patent_no_of_words] => 13723
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 357
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15620599
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/620599 | Method for compensating pattern placement errors caused by variation of pattern exposure density in a multi-beam writer | Jun 11, 2017 | Issued |
Array
(
[id] => 14062395
[patent_doc_number] => 10235492
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2019-03-19
[patent_title] => Matching IC design patterns using weighted XOR density
[patent_app_type] => utility
[patent_app_number] => 15/617403
[patent_app_country] => US
[patent_app_date] => 2017-06-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 9
[patent_no_of_words] => 4754
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 159
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15617403
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/617403 | Matching IC design patterns using weighted XOR density | Jun 7, 2017 | Issued |
Array
(
[id] => 14299333
[patent_doc_number] => 10289794
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2019-05-14
[patent_title] => Layout for semiconductor device including via pillar structure
[patent_app_type] => utility
[patent_app_number] => 15/616907
[patent_app_country] => US
[patent_app_date] => 2017-06-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 5
[patent_no_of_words] => 5312
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 98
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15616907
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/616907 | Layout for semiconductor device including via pillar structure | Jun 6, 2017 | Issued |
Array
(
[id] => 14824625
[patent_doc_number] => 10409317
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2019-09-10
[patent_title] => Apparatus and methods for reducing clock-ungating induced voltage droop
[patent_app_type] => utility
[patent_app_number] => 15/614358
[patent_app_country] => US
[patent_app_date] => 2017-06-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 11
[patent_no_of_words] => 8840
[patent_no_of_claims] => 6
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 145
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15614358
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/614358 | Apparatus and methods for reducing clock-ungating induced voltage droop | Jun 4, 2017 | Issued |
Array
(
[id] => 14365063
[patent_doc_number] => 10303838
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2019-05-28
[patent_title] => Dynamic impedance net generation in printed circuit board design
[patent_app_type] => utility
[patent_app_number] => 15/612032
[patent_app_country] => US
[patent_app_date] => 2017-06-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 8
[patent_no_of_words] => 10374
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 165
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15612032
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/612032 | Dynamic impedance net generation in printed circuit board design | Jun 1, 2017 | Issued |
Array
(
[id] => 14365059
[patent_doc_number] => 10303836
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2019-05-28
[patent_title] => Dynamic power integrity and simulation for PCB design
[patent_app_type] => utility
[patent_app_number] => 15/612594
[patent_app_country] => US
[patent_app_date] => 2017-06-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 7
[patent_no_of_words] => 4868
[patent_no_of_claims] => 12
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 180
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15612594
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/612594 | Dynamic power integrity and simulation for PCB design | Jun 1, 2017 | Issued |
Array
(
[id] => 14736267
[patent_doc_number] => 10387533
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2019-08-20
[patent_title] => Apparatus and method for generating efficient convolution
[patent_app_type] => utility
[patent_app_number] => 15/611342
[patent_app_country] => US
[patent_app_date] => 2017-06-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 2
[patent_figures_cnt] => 4
[patent_no_of_words] => 3476
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 101
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15611342
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/611342 | Apparatus and method for generating efficient convolution | May 31, 2017 | Issued |
Array
(
[id] => 13595973
[patent_doc_number] => 20180349535
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2018-12-06
[patent_title] => AUTOMATED METHOD FOR INTEGRATED ANALYSIS OF BACK END OF THE LINE YIELD, LINE RESISTANCE/CAPACITANCE AND PROCESS PERFORMANCE
[patent_app_type] => utility
[patent_app_number] => 15/609559
[patent_app_country] => US
[patent_app_date] => 2017-05-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9307
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -8
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15609559
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/609559 | Automated method for integrated analysis of back end of the line yield, line resistance/capacitance and process performance | May 30, 2017 | Issued |
Array
(
[id] => 13595991
[patent_doc_number] => 20180349544
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2018-12-06
[patent_title] => METHODS FOR PERFORMING REGISTER RETIMING WITH HYBRID INITIAL STATES
[patent_app_type] => utility
[patent_app_number] => 15/610223
[patent_app_country] => US
[patent_app_date] => 2017-05-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11162
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15610223
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/610223 | METHODS FOR PERFORMING REGISTER RETIMING WITH HYBRID INITIAL STATES | May 30, 2017 | Abandoned |
Array
(
[id] => 13579249
[patent_doc_number] => 20180341173
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2018-11-29
[patent_title] => Simulating Near Field Image in Optical Lithography
[patent_app_type] => utility
[patent_app_number] => 15/606225
[patent_app_country] => US
[patent_app_date] => 2017-05-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11211
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15606225
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/606225 | Simulating near field image in optical lithography | May 25, 2017 | Issued |
Array
(
[id] => 16408342
[patent_doc_number] => 10816893
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2020-10-27
[patent_title] => Method and system for correction of optical proximity effect
[patent_app_type] => utility
[patent_app_number] => 16/305308
[patent_app_country] => US
[patent_app_date] => 2017-05-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 3
[patent_figures_cnt] => 5
[patent_no_of_words] => 2822
[patent_no_of_claims] => 12
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 241
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16305308
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/305308 | Method and system for correction of optical proximity effect | May 25, 2017 | Issued |
Array
(
[id] => 16385501
[patent_doc_number] => 10810340
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2020-10-20
[patent_title] => Semiconductor chip designing method, non-transitory storage medium storing semiconductor chip designing program, semiconductor device production method, and arithmetic device
[patent_app_type] => utility
[patent_app_number] => 16/615942
[patent_app_country] => US
[patent_app_date] => 2017-05-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 20
[patent_no_of_words] => 6374
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 329
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16615942
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/615942 | Semiconductor chip designing method, non-transitory storage medium storing semiconductor chip designing program, semiconductor device production method, and arithmetic device | May 22, 2017 | Issued |
Array
(
[id] => 12685639
[patent_doc_number] => 20180120379
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2018-05-03
[patent_title] => DRIVING PERVASIVE COMMANDS USING BREAKPOINTS IN A HARDWARE-ACCELERATED SIMULATION ENVIRONMENT
[patent_app_type] => utility
[patent_app_number] => 15/594910
[patent_app_country] => US
[patent_app_date] => 2017-05-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5139
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 144
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15594910
[rel_patent_id] =>[rel_patent_doc_number] =>) 15/594910 | Driving pervasive commands using breakpoints in a hardware-accelerated simulation environment | May 14, 2017 | Issued |