
Leigh M. Garbowski
Examiner (ID: 10350, Phone: (571)272-1893 , Office: P/2851 )
| Most Active Art Unit | 2851 |
| Art Unit(s) | 2304, 2825, 2851, 2764, 2763, 2768 |
| Total Applications | 1698 |
| Issued Applications | 1522 |
| Pending Applications | 72 |
| Abandoned Applications | 124 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17253212
[patent_doc_number] => 11188705
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-11-30
[patent_title] => Pin accessibility prediction engine
[patent_app_type] => utility
[patent_app_number] => 16/875844
[patent_app_country] => US
[patent_app_date] => 2020-05-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 16
[patent_no_of_words] => 8256
[patent_no_of_claims] => 21
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 150
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16875844
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/875844 | Pin accessibility prediction engine | May 14, 2020 | Issued |
Array
(
[id] => 17136800
[patent_doc_number] => 11138357
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-10-05
[patent_title] => Formal verification with EDA application and hardware prototyping platform
[patent_app_type] => utility
[patent_app_number] => 16/875113
[patent_app_country] => US
[patent_app_date] => 2020-05-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 8
[patent_no_of_words] => 10112
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 181
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16875113
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/875113 | Formal verification with EDA application and hardware prototyping platform | May 14, 2020 | Issued |
Array
(
[id] => 16845059
[patent_doc_number] => 11017149
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-05-25
[patent_title] => Machine-learning design enablement platform
[patent_app_type] => utility
[patent_app_number] => 16/871841
[patent_app_country] => US
[patent_app_date] => 2020-05-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 8
[patent_no_of_words] => 10468
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 219
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16871841
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/871841 | Machine-learning design enablement platform | May 10, 2020 | Issued |
Array
(
[id] => 16485740
[patent_doc_number] => 20200379344
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-12-03
[patent_title] => LITHOGRAPHY-BASED PATTERN OPTIMIZATION
[patent_app_type] => utility
[patent_app_number] => 16/868298
[patent_app_country] => US
[patent_app_date] => 2020-05-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11704
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 137
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16868298
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/868298 | Lithography-based pattern optimization | May 5, 2020 | Issued |
Array
(
[id] => 16683563
[patent_doc_number] => 10943043
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-03-09
[patent_title] => Multiple output constrained input lookup table generation
[patent_app_type] => utility
[patent_app_number] => 16/831229
[patent_app_country] => US
[patent_app_date] => 2020-03-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 11
[patent_no_of_words] => 6397
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 131
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16831229
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/831229 | Multiple output constrained input lookup table generation | Mar 25, 2020 | Issued |
Array
(
[id] => 16895351
[patent_doc_number] => 11036907
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-06-15
[patent_title] => Automatic testbench generator for test-pattern validation
[patent_app_type] => utility
[patent_app_number] => 16/806929
[patent_app_country] => US
[patent_app_date] => 2020-03-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 18
[patent_figures_cnt] => 19
[patent_no_of_words] => 18656
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 130
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16806929
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/806929 | Automatic testbench generator for test-pattern validation | Mar 1, 2020 | Issued |
Array
(
[id] => 17238652
[patent_doc_number] => 11182532
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-11-23
[patent_title] => Hierarchical density uniformization for semiconductor feature surface planarization
[patent_app_type] => utility
[patent_app_number] => 16/806196
[patent_app_country] => US
[patent_app_date] => 2020-03-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 10
[patent_no_of_words] => 9746
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 151
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16806196
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/806196 | Hierarchical density uniformization for semiconductor feature surface planarization | Mar 1, 2020 | Issued |
Array
(
[id] => 19197574
[patent_doc_number] => 11994806
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-05-28
[patent_title] => Metrology method and apparatus, computer program and lithographic system
[patent_app_type] => utility
[patent_app_number] => 17/436947
[patent_app_country] => US
[patent_app_date] => 2020-02-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 20
[patent_no_of_words] => 18344
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 106
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17436947
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/436947 | Metrology method and apparatus, computer program and lithographic system | Feb 25, 2020 | Issued |
Array
(
[id] => 20416012
[patent_doc_number] => 12499299
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-12-16
[patent_title] => Statistical timing analysis method of integrated circuit under advanced process and low voltage
[patent_app_type] => utility
[patent_app_number] => 16/969474
[patent_app_country] => US
[patent_app_date] => 2020-02-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 6
[patent_no_of_words] => 3387
[patent_no_of_claims] => 6
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 310
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16969474
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/969474 | Statistical timing analysis method of integrated circuit under advanced process and low voltage | Feb 23, 2020 | Issued |
Array
(
[id] => 17106552
[patent_doc_number] => 11126770
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-09-21
[patent_title] => Method of semiconductor integrated circuit, circuit design system, and non-transitory computer-readable medium
[patent_app_type] => utility
[patent_app_number] => 16/777987
[patent_app_country] => US
[patent_app_date] => 2020-01-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 17
[patent_figures_cnt] => 26
[patent_no_of_words] => 8328
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 135
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16777987
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/777987 | Method of semiconductor integrated circuit, circuit design system, and non-transitory computer-readable medium | Jan 30, 2020 | Issued |
Array
(
[id] => 18622769
[patent_doc_number] => 11755814
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-09-12
[patent_title] => Method and apparatus for layout pattern selection
[patent_app_type] => utility
[patent_app_number] => 17/422520
[patent_app_country] => US
[patent_app_date] => 2020-01-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 14
[patent_no_of_words] => 19218
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 102
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17422520
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/422520 | Method and apparatus for layout pattern selection | Jan 9, 2020 | Issued |
Array
(
[id] => 16802396
[patent_doc_number] => 10997343
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-05-04
[patent_title] => In-system scan test of chips in an emulation system
[patent_app_type] => utility
[patent_app_number] => 16/721543
[patent_app_country] => US
[patent_app_date] => 2019-12-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 4
[patent_no_of_words] => 9050
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 89
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16721543
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/721543 | In-system scan test of chips in an emulation system | Dec 18, 2019 | Issued |
Array
(
[id] => 17528918
[patent_doc_number] => 11301607
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-04-12
[patent_title] => Testing of asynchronous reset logic
[patent_app_type] => utility
[patent_app_number] => 16/718939
[patent_app_country] => US
[patent_app_date] => 2019-12-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 14
[patent_no_of_words] => 12454
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 124
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16718939
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/718939 | Testing of asynchronous reset logic | Dec 17, 2019 | Issued |
Array
(
[id] => 16943222
[patent_doc_number] => 11055466
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-07-06
[patent_title] => Block level design method for heterogeneous PG-structure cells
[patent_app_type] => utility
[patent_app_number] => 16/719481
[patent_app_country] => US
[patent_app_date] => 2019-12-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 8
[patent_no_of_words] => 3349
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 118
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16719481
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/719481 | Block level design method for heterogeneous PG-structure cells | Dec 17, 2019 | Issued |
Array
(
[id] => 17461970
[patent_doc_number] => 20220075275
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-03-10
[patent_title] => METHOD FOR PREDICTING RESIST DEFORMATION
[patent_app_type] => utility
[patent_app_number] => 17/416314
[patent_app_country] => US
[patent_app_date] => 2019-12-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 28790
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 78
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17416314
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/416314 | Method for predicting resist deformation | Dec 12, 2019 | Issued |
Array
(
[id] => 17430007
[patent_doc_number] => 20220057716
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-24
[patent_title] => METHODS FOR SAMPLE SCHEME GENERATION AND OPTIMIZATION
[patent_app_type] => utility
[patent_app_number] => 17/311846
[patent_app_country] => US
[patent_app_date] => 2019-12-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14108
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17311846
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/311846 | Methods for sample scheme generation and optimization | Dec 11, 2019 | Issued |
Array
(
[id] => 16130563
[patent_doc_number] => 10699043
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2020-06-30
[patent_title] => Generating integrated circuit floorplans using neural networks
[patent_app_type] => utility
[patent_app_number] => 16/703837
[patent_app_country] => US
[patent_app_date] => 2019-12-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 4
[patent_no_of_words] => 7458
[patent_no_of_claims] => 27
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 249
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16703837
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/703837 | Generating integrated circuit floorplans using neural networks | Dec 3, 2019 | Issued |
Array
(
[id] => 18720402
[patent_doc_number] => 11797748
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-10-24
[patent_title] => Method for generating patterning device pattern at patch boundary
[patent_app_type] => utility
[patent_app_number] => 17/418102
[patent_app_country] => US
[patent_app_date] => 2019-11-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 15
[patent_no_of_words] => 15904
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 106
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17418102
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/418102 | Method for generating patterning device pattern at patch boundary | Nov 17, 2019 | Issued |
Array
(
[id] => 17335428
[patent_doc_number] => 20220001759
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-01-06
[patent_title] => UNDERFLOOR CHARGING UNIT AND VEHICLE HAVING AN UNDERFLOOR CHARGING UNIT
[patent_app_type] => utility
[patent_app_number] => 17/294227
[patent_app_country] => US
[patent_app_date] => 2019-11-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7912
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -24
[patent_words_short_claim] => 107
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17294227
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/294227 | UNDERFLOOR CHARGING UNIT AND VEHICLE HAVING AN UNDERFLOOR CHARGING UNIT | Nov 14, 2019 | Abandoned |
Array
(
[id] => 17106562
[patent_doc_number] => 11126780
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2021-09-21
[patent_title] => Automatic net grouping and routing
[patent_app_type] => utility
[patent_app_number] => 16/680210
[patent_app_country] => US
[patent_app_date] => 2019-11-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 30
[patent_no_of_words] => 9149
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 101
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16680210
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/680210 | Automatic net grouping and routing | Nov 10, 2019 | Issued |