Search

Lisa S. Park

Examiner (ID: 4161)

Most Active Art Unit
1729
Art Unit(s)
1729
Total Applications
793
Issued Applications
550
Pending Applications
105
Abandoned Applications
172

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 20244256 [patent_doc_number] => 12424588 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-09-23 [patent_title] => Method and apparatus for trimming micro electronic element [patent_app_type] => utility [patent_app_number] => 17/950106 [patent_app_country] => US [patent_app_date] => 2022-09-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 4 [patent_figures_cnt] => 8 [patent_no_of_words] => 0 [patent_no_of_claims] => 15 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 101 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17950106 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/950106
Method and apparatus for trimming micro electronic element Sep 21, 2022 Issued
Array ( [id] => 20146793 [patent_doc_number] => 12381140 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-08-05 [patent_title] => Semiconductor package [patent_app_type] => utility [patent_app_number] => 17/933272 [patent_app_country] => US [patent_app_date] => 2022-09-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 17 [patent_figures_cnt] => 17 [patent_no_of_words] => 1042 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 126 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17933272 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/933272
Semiconductor package Sep 18, 2022 Issued
Array ( [id] => 20146793 [patent_doc_number] => 12381140 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-08-05 [patent_title] => Semiconductor package [patent_app_type] => utility [patent_app_number] => 17/933272 [patent_app_country] => US [patent_app_date] => 2022-09-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 17 [patent_figures_cnt] => 17 [patent_no_of_words] => 1042 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 126 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17933272 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/933272
Semiconductor package Sep 18, 2022 Issued
Array ( [id] => 19966749 [patent_doc_number] => 12336288 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-06-17 [patent_title] => Array of vertical transistors and method used in forming an array of vertical transistors [patent_app_type] => utility [patent_app_number] => 17/947401 [patent_app_country] => US [patent_app_date] => 2022-09-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 35 [patent_no_of_words] => 1027 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 195 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17947401 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/947401
Array of vertical transistors and method used in forming an array of vertical transistors Sep 18, 2022 Issued
Array ( [id] => 20146793 [patent_doc_number] => 12381140 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-08-05 [patent_title] => Semiconductor package [patent_app_type] => utility [patent_app_number] => 17/933272 [patent_app_country] => US [patent_app_date] => 2022-09-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 17 [patent_figures_cnt] => 17 [patent_no_of_words] => 1042 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 126 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17933272 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/933272
Semiconductor package Sep 18, 2022 Issued
Array ( [id] => 19966749 [patent_doc_number] => 12336288 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-06-17 [patent_title] => Array of vertical transistors and method used in forming an array of vertical transistors [patent_app_type] => utility [patent_app_number] => 17/947401 [patent_app_country] => US [patent_app_date] => 2022-09-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 35 [patent_no_of_words] => 1027 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 195 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17947401 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/947401
Array of vertical transistors and method used in forming an array of vertical transistors Sep 18, 2022 Issued
Array ( [id] => 18338536 [patent_doc_number] => 20230130485 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2023-04-27 [patent_title] => DISPLAY APPARATUS [patent_app_type] => utility [patent_app_number] => 17/944645 [patent_app_country] => US [patent_app_date] => 2022-09-14 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 12047 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 110 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17944645 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/944645
Display apparatus Sep 13, 2022 Issued
Array ( [id] => 18112999 [patent_doc_number] => 20230005879 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2023-01-05 [patent_title] => SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE [patent_app_type] => utility [patent_app_number] => 17/944018 [patent_app_country] => US [patent_app_date] => 2022-09-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8175 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -13 [patent_words_short_claim] => 143 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17944018 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/944018
Semiconductor device and method of manufacturing semiconductor device Sep 12, 2022 Issued
Array ( [id] => 19023135 [patent_doc_number] => 20240079306 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-03-07 [patent_title] => MICROELECTRONIC DEVICE PACKAGES AND RELATED METHODS AND SYSTEMS [patent_app_type] => utility [patent_app_number] => 17/930304 [patent_app_country] => US [patent_app_date] => 2022-09-07 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 10778 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -22 [patent_words_short_claim] => 82 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17930304 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/930304
Microelectronic device packages and related methods and systems Sep 6, 2022 Issued
Array ( [id] => 19023135 [patent_doc_number] => 20240079306 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-03-07 [patent_title] => MICROELECTRONIC DEVICE PACKAGES AND RELATED METHODS AND SYSTEMS [patent_app_type] => utility [patent_app_number] => 17/930304 [patent_app_country] => US [patent_app_date] => 2022-09-07 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 10778 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -22 [patent_words_short_claim] => 82 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17930304 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/930304
Microelectronic device packages and related methods and systems Sep 6, 2022 Issued
Array ( [id] => 20305418 [patent_doc_number] => 12451418 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-10-21 [patent_title] => Printed circuit board and electronic component package including the same [patent_app_type] => utility [patent_app_number] => 17/903337 [patent_app_country] => US [patent_app_date] => 2022-09-06 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 17 [patent_no_of_words] => 3538 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 104 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17903337 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/903337
Printed circuit board and electronic component package including the same Sep 5, 2022 Issued
Array ( [id] => 20111571 [patent_doc_number] => 12362307 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-07-15 [patent_title] => Semiconductor package with ball grid array connection having improved reliability [patent_app_type] => utility [patent_app_number] => 17/898777 [patent_app_country] => US [patent_app_date] => 2022-08-30 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 3092 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 133 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17898777 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/898777
Semiconductor package with ball grid array connection having improved reliability Aug 29, 2022 Issued
Array ( [id] => 19007776 [patent_doc_number] => 20240071847 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2024-02-29 [patent_title] => SEMICONDUCTOR PACKAGE AND METHOD [patent_app_type] => utility [patent_app_number] => 17/822470 [patent_app_country] => US [patent_app_date] => 2022-08-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8827 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 122 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17822470 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/822470
Semiconductor package and method Aug 25, 2022 Issued
Array ( [id] => 19980251 [patent_doc_number] => 12347739 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2025-07-01 [patent_title] => Package structure [patent_app_type] => utility [patent_app_number] => 17/896097 [patent_app_country] => US [patent_app_date] => 2022-08-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 18 [patent_figures_cnt] => 18 [patent_no_of_words] => 1025 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 119 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17896097 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/896097
Package structure Aug 25, 2022 Issued
Array ( [id] => 18408968 [patent_doc_number] => 20230170321 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2023-06-01 [patent_title] => SEMICONDUCTOR DEVICE, SUBSTRATE, AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE [patent_app_type] => utility [patent_app_number] => 17/895397 [patent_app_country] => US [patent_app_date] => 2022-08-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7877 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -15 [patent_words_short_claim] => 94 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17895397 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/895397
Semiconductor device, substrate, and method for manufacturing semiconductor device Aug 24, 2022 Issued
Array ( [id] => 18408968 [patent_doc_number] => 20230170321 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2023-06-01 [patent_title] => SEMICONDUCTOR DEVICE, SUBSTRATE, AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE [patent_app_type] => utility [patent_app_number] => 17/895397 [patent_app_country] => US [patent_app_date] => 2022-08-25 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7877 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -15 [patent_words_short_claim] => 94 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17895397 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/895397
Semiconductor device, substrate, and method for manufacturing semiconductor device Aug 24, 2022 Issued
Array ( [id] => 19016384 [patent_doc_number] => 11923326 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-03-05 [patent_title] => Bump structure and method of manufacturing bump structure [patent_app_type] => utility [patent_app_number] => 17/875291 [patent_app_country] => US [patent_app_date] => 2022-07-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 11 [patent_figures_cnt] => 31 [patent_no_of_words] => 12404 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 102 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17875291 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/875291
Bump structure and method of manufacturing bump structure Jul 26, 2022 Issued
Array ( [id] => 18008529 [patent_doc_number] => 20220367296 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-11-17 [patent_title] => INTEGRATED CIRCUIT TEST METHOD AND STRUCTURE THEREOF [patent_app_type] => utility [patent_app_number] => 17/873804 [patent_app_country] => US [patent_app_date] => 2022-07-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7880 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 63 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17873804 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/873804
Integrated circuit test method and structure thereof Jul 25, 2022 Issued
Array ( [id] => 19294605 [patent_doc_number] => 12033969 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2024-07-09 [patent_title] => Chip package structure [patent_app_type] => utility [patent_app_number] => 17/873673 [patent_app_country] => US [patent_app_date] => 2022-07-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 19 [patent_figures_cnt] => 19 [patent_no_of_words] => 6565 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 81 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17873673 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/873673
Chip package structure Jul 25, 2022 Issued
Array ( [id] => 18008644 [patent_doc_number] => 20220367411 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2022-11-17 [patent_title] => CHIP PACKAGE STRUCTURE WITH INTEGRATED DEVICE INTEGRATED BENEATH THE SEMICONDUCTOR CHIP [patent_app_type] => utility [patent_app_number] => 17/813648 [patent_app_country] => US [patent_app_date] => 2022-07-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6932 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 96 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17813648 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/813648
Chip package structure with integrated device integrated beneath the semiconductor chip Jul 19, 2022 Issued
Menu