Search

Long Pham

Examiner (ID: 16756, Phone: (571)272-1714 , Office: P/2814 )

Most Active Art Unit
2814
Art Unit(s)
2899, 2897, 1107, 2814, 1763, 2812, 2822, 2823
Total Applications
3709
Issued Applications
3257
Pending Applications
178
Abandoned Applications
335

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 14904685 [patent_doc_number] => 20190296108 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-09-26 [patent_title] => SEMICONDUCTOR DEVICE WITH RECESSED SOURCE/DRAIN CONTACTS AND A GATE CONTACT POSITIONED ABOVE THE ACTIVE REGION [patent_app_type] => utility [patent_app_number] => 16/437440 [patent_app_country] => US [patent_app_date] => 2019-06-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4727 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -8 [patent_words_short_claim] => 136 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16437440 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/437440
Semiconductor device with recessed source/drain contacts and a gate contact positioned above the active region Jun 10, 2019 Issued
Array ( [id] => 17077923 [patent_doc_number] => 11114338 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-09-07 [patent_title] => Fully aligned via in ground rule region [patent_app_type] => utility [patent_app_number] => 16/436117 [patent_app_country] => US [patent_app_date] => 2019-06-10 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 4 [patent_figures_cnt] => 8 [patent_no_of_words] => 3479 [patent_no_of_claims] => 14 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 95 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16436117 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/436117
Fully aligned via in ground rule region Jun 9, 2019 Issued
Array ( [id] => 16896391 [patent_doc_number] => 11037953 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-06-15 [patent_title] => Semiconductor device and method of manufacturing the same [patent_app_type] => utility [patent_app_number] => 16/432629 [patent_app_country] => US [patent_app_date] => 2019-06-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 19 [patent_no_of_words] => 7665 [patent_no_of_claims] => 14 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 80 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16432629 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/432629
Semiconductor device and method of manufacturing the same Jun 4, 2019 Issued
Array ( [id] => 17122235 [patent_doc_number] => 11133380 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-09-28 [patent_title] => Diode structure of a power semiconductor device [patent_app_type] => utility [patent_app_number] => 16/429476 [patent_app_country] => US [patent_app_date] => 2019-06-03 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 9 [patent_no_of_words] => 10211 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 154 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16429476 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/429476
Diode structure of a power semiconductor device Jun 2, 2019 Issued
Array ( [id] => 16904884 [patent_doc_number] => 20210183800 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2021-06-17 [patent_title] => Method for Temporarily Fastening a Semiconductor Chip to a Surface, Method for Producing a Semiconductor Component and Semiconductor Component [patent_app_type] => utility [patent_app_number] => 17/057036 [patent_app_country] => US [patent_app_date] => 2019-06-03 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4457 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17057036 [rel_patent_id] =>[rel_patent_doc_number] =>)
17/057036
Method for temporarily fastening a semiconductor chip to a surface, method for producing a semiconductor component and semiconductor component Jun 2, 2019 Issued
Array ( [id] => 15303553 [patent_doc_number] => 20190394912 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-12-26 [patent_title] => OVERMOLDED ELECTRONIC MODULE WITH AN INTEGRATED ELECTROMAGNETIC SHIELD USING SMT SHIELD WALL COMPONENTS [patent_app_type] => utility [patent_app_number] => 16/428081 [patent_app_country] => US [patent_app_date] => 2019-05-31 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 3789 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 135 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16428081 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/428081
Overmolded electronic module with an integrated electromagnetic shield using SMT shield wall components May 30, 2019 Issued
Array ( [id] => 16699915 [patent_doc_number] => 10950523 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-03-16 [patent_title] => Semiconductor devices having through electrodes and methods for fabricating the same [patent_app_type] => utility [patent_app_number] => 16/426612 [patent_app_country] => US [patent_app_date] => 2019-05-30 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 19 [patent_no_of_words] => 4459 [patent_no_of_claims] => 14 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 148 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16426612 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/426612
Semiconductor devices having through electrodes and methods for fabricating the same May 29, 2019 Issued
Array ( [id] => 14843361 [patent_doc_number] => 20190280081 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-09-12 [patent_title] => METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE [patent_app_type] => utility [patent_app_number] => 16/424996 [patent_app_country] => US [patent_app_date] => 2019-05-29 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8904 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16424996 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/424996
Method of manufacturing a semiconductor device May 28, 2019 Issued
Array ( [id] => 17196174 [patent_doc_number] => 11164941 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-11-02 [patent_title] => Semiconductor structure and fabrication method [patent_app_type] => utility [patent_app_number] => 16/419830 [patent_app_country] => US [patent_app_date] => 2019-05-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 20 [patent_no_of_words] => 6339 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 108 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16419830 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/419830
Semiconductor structure and fabrication method May 21, 2019 Issued
Array ( [id] => 17137843 [patent_doc_number] => 11139412 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-10-05 [patent_title] => Electrical coupling assemblies and methods for optoelectronic modules [patent_app_type] => utility [patent_app_number] => 16/419950 [patent_app_country] => US [patent_app_date] => 2019-05-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 8 [patent_no_of_words] => 6584 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 167 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16419950 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/419950
Electrical coupling assemblies and methods for optoelectronic modules May 21, 2019 Issued
Array ( [id] => 15260185 [patent_doc_number] => 20190378826 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-12-12 [patent_title] => SEMICONDUCTOR PACKAGE [patent_app_type] => utility [patent_app_number] => 16/419782 [patent_app_country] => US [patent_app_date] => 2019-05-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 5798 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 115 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16419782 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/419782
Semiconductor package May 21, 2019 Issued
Array ( [id] => 15300255 [patent_doc_number] => 20190393263 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-12-26 [patent_title] => SEMICONDUCTOR DEVICES AND METHODS FOR MANUFACTURING THE SAME [patent_app_type] => utility [patent_app_number] => 16/419101 [patent_app_country] => US [patent_app_date] => 2019-05-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7611 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 86 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16419101 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/419101
Semiconductor devices and methods for manufacturing the same May 21, 2019 Issued
Array ( [id] => 17063167 [patent_doc_number] => 11107777 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-08-31 [patent_title] => Substrate structure and semiconductor package structure including the same [patent_app_type] => utility [patent_app_number] => 16/420079 [patent_app_country] => US [patent_app_date] => 2019-05-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 18 [patent_no_of_words] => 6563 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 132 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16420079 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/420079
Substrate structure and semiconductor package structure including the same May 21, 2019 Issued
Array ( [id] => 16865987 [patent_doc_number] => 11024740 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-06-01 [patent_title] => Asymmetric channel threshold voltage [patent_app_type] => utility [patent_app_number] => 16/420118 [patent_app_country] => US [patent_app_date] => 2019-05-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 22 [patent_no_of_words] => 6684 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 132 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16420118 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/420118
Asymmetric channel threshold voltage May 21, 2019 Issued
Array ( [id] => 16468419 [patent_doc_number] => 20200369956 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2020-11-26 [patent_title] => METHOD TO ENHANCE PHOSPHOR ROBUSTNESS AND DISPERSABILITY AND RESULTING PHOSPHORS [patent_app_type] => utility [patent_app_number] => 16/419206 [patent_app_country] => US [patent_app_date] => 2019-05-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 15394 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -26 [patent_words_short_claim] => 89 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16419206 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/419206
Method to enhance phosphor robustness and dispersability and resulting phosphors May 21, 2019 Issued
Array ( [id] => 16820106 [patent_doc_number] => 11004945 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-05-11 [patent_title] => Semiconductor device with spicular-shaped field plate structures and a current spread region [patent_app_type] => utility [patent_app_number] => 16/418616 [patent_app_country] => US [patent_app_date] => 2019-05-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 12 [patent_no_of_words] => 6186 [patent_no_of_claims] => 12 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 145 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16418616 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/418616
Semiconductor device with spicular-shaped field plate structures and a current spread region May 20, 2019 Issued
Array ( [id] => 14813005 [patent_doc_number] => 20190273112 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-09-05 [patent_title] => COMPLEMENTARY METAL-OXIDE-SEMICONDUCTOR IMAGE SENSOR [patent_app_type] => utility [patent_app_number] => 16/415870 [patent_app_country] => US [patent_app_date] => 2019-05-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6564 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 44 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16415870 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/415870
Complementary metal-oxide-semiconductor image sensor May 16, 2019 Issued
Array ( [id] => 16928525 [patent_doc_number] => 11050019 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-06-29 [patent_title] => Memory devices including phase change material elements [patent_app_type] => utility [patent_app_number] => 16/413483 [patent_app_country] => US [patent_app_date] => 2019-05-15 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 26 [patent_no_of_words] => 7074 [patent_no_of_claims] => 21 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 36 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16413483 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/413483
Memory devices including phase change material elements May 14, 2019 Issued
Array ( [id] => 16594060 [patent_doc_number] => 10903337 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-01-26 [patent_title] => Air gap spacer with wrap-around etch stop layer under gate spacer [patent_app_type] => utility [patent_app_number] => 16/410052 [patent_app_country] => US [patent_app_date] => 2019-05-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 13 [patent_figures_cnt] => 37 [patent_no_of_words] => 6720 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 152 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16410052 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/410052
Air gap spacer with wrap-around etch stop layer under gate spacer May 12, 2019 Issued
Array ( [id] => 14812995 [patent_doc_number] => 20190273107 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-09-05 [patent_title] => SOLID-STATE IMAGING DEVICE, METHOD OF MANUFACTURING THE SAME, AND ELECTRONIC DEVICE [patent_app_type] => utility [patent_app_number] => 16/410509 [patent_app_country] => US [patent_app_date] => 2019-05-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 5277 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16410509 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/410509
Solid-state imaging device, method of manufacturing the same, and electronic device May 12, 2019 Issued
Menu