
Mahelet Shiberou
Examiner (ID: 14727, Phone: (571)270-7493 , Office: P/2171 )
| Most Active Art Unit | 2171 |
| Art Unit(s) | 2171 |
| Total Applications | 600 |
| Issued Applications | 406 |
| Pending Applications | 59 |
| Abandoned Applications | 150 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 20035080
[patent_doc_number] => 20250173302
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-05-29
[patent_title] => VIRTUAL INTERFACE TEST FOR A COMPUTE EXPRESS LINK COMPLIANT MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/957370
[patent_app_country] => US
[patent_app_date] => 2024-11-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4819
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 94
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18957370
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/957370 | VIRTUAL INTERFACE TEST FOR A COMPUTE EXPRESS LINK COMPLIANT MEMORY DEVICE | Nov 21, 2024 | Pending |
Array
(
[id] => 19748008
[patent_doc_number] => 20250036573
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-01-30
[patent_title] => METHODS AND APPARATUS FOR READ-MODIFY-WRITE SUPPORT IN MULTI-BANKED DATA RAM CACHE FOR BANK ARBITRATION
[patent_app_type] => utility
[patent_app_number] => 18/914845
[patent_app_country] => US
[patent_app_date] => 2024-10-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 95377
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 152
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18914845
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/914845 | METHODS AND APPARATUS FOR READ-MODIFY-WRITE SUPPORT IN MULTI-BANKED DATA RAM CACHE FOR BANK ARBITRATION | Oct 13, 2024 | Pending |
Array
(
[id] => 19864758
[patent_doc_number] => 20250103544
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-03-27
[patent_title] => METHOD, APPARATUS, DEVICE, AND STORAGE MEDIUM FOR RESOURCE CONFIGURATION
[patent_app_type] => utility
[patent_app_number] => 18/898354
[patent_app_country] => US
[patent_app_date] => 2024-09-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6496
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -15
[patent_words_short_claim] => 90
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18898354
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/898354 | METHOD, APPARATUS, DEVICE, AND STORAGE MEDIUM FOR RESOURCE CONFIGURATION | Sep 25, 2024 | Pending |
Array
(
[id] => 19660457
[patent_doc_number] => 20240427522
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-12-26
[patent_title] => DEVICES USING CHIPLET BASED STORAGE ARCHITECTURES
[patent_app_type] => utility
[patent_app_number] => 18/829179
[patent_app_country] => US
[patent_app_date] => 2024-09-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 20054
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 80
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18829179
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/829179 | DEVICES USING CHIPLET BASED STORAGE ARCHITECTURES | Sep 8, 2024 | Pending |
Array
(
[id] => 19645092
[patent_doc_number] => 20240419612
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-12-19
[patent_title] => MEMORY DEVICE WITH INTERNAL PROCESSING INTERFACE
[patent_app_type] => utility
[patent_app_number] => 18/819544
[patent_app_country] => US
[patent_app_date] => 2024-08-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10246
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18819544
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/819544 | MEMORY DEVICE WITH INTERNAL PROCESSING INTERFACE | Aug 28, 2024 | Pending |
Array
(
[id] => 20311726
[patent_doc_number] => 20250329355
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-10-23
[patent_title] => SYSTEMS AND METHODS FOR DATA SYNCHRONIZATION
[patent_app_type] => utility
[patent_app_number] => 18/805418
[patent_app_country] => US
[patent_app_date] => 2024-08-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7488
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 152
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18805418
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/805418 | SYSTEMS AND METHODS FOR DATA SYNCHRONIZATION | Aug 13, 2024 | Pending |
Array
(
[id] => 19617556
[patent_doc_number] => 20240403236
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-12-05
[patent_title] => DEVICES USING CHIPLET BASED STORAGE ARCHITECTURES
[patent_app_type] => utility
[patent_app_number] => 18/802751
[patent_app_country] => US
[patent_app_date] => 2024-08-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14588
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 136
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18802751
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/802751 | DEVICES USING CHIPLET BASED STORAGE ARCHITECTURES | Aug 12, 2024 | Pending |
Array
(
[id] => 19588419
[patent_doc_number] => 20240385976
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-21
[patent_title] => DATA TRANSMISSION POWER OPTIMIZATION
[patent_app_type] => utility
[patent_app_number] => 18/785748
[patent_app_country] => US
[patent_app_date] => 2024-07-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5013
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -10
[patent_words_short_claim] => 47
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18785748
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/785748 | DATA TRANSMISSION POWER OPTIMIZATION | Jul 25, 2024 | Pending |
Array
(
[id] => 19468829
[patent_doc_number] => 20240322499
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-26
[patent_title] => SYSTEMS, DEVICES, AND METHODS FOR CONNECTORS
[patent_app_type] => utility
[patent_app_number] => 18/732874
[patent_app_country] => US
[patent_app_date] => 2024-06-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4189
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18732874
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/732874 | SYSTEMS, DEVICES, AND METHODS FOR CONNECTORS | Jun 3, 2024 | Pending |
Array
(
[id] => 19466499
[patent_doc_number] => 20240320169
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-26
[patent_title] => DELAY ELEMENTS FOR COMMAND TIMING IN A MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/731979
[patent_app_country] => US
[patent_app_date] => 2024-06-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7833
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 111
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18731979
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/731979 | DELAY ELEMENTS FOR COMMAND TIMING IN A MEMORY DEVICE | Jun 2, 2024 | Pending |
Array
(
[id] => 20446909
[patent_doc_number] => 20260003631
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2026-01-01
[patent_title] => Out-Of-Order Unit Stride Data Prefetcher with Scoreboarding
[patent_app_type] => utility
[patent_app_number] => 18/652253
[patent_app_country] => US
[patent_app_date] => 2024-05-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4879
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 227
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18652253
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/652253 | Out-of-order unit stride data prefetcher with scoreboarding | Apr 30, 2024 | Issued |
Array
(
[id] => 19514286
[patent_doc_number] => 20240345972
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-17
[patent_title] => METHODS, DEVICES AND SYSTEMS FOR HIGH SPEED TRANSACTIONS WITH NONVOLATILE MEMORY ON A DOUBLE DATA RATE MEMORY BUS
[patent_app_type] => utility
[patent_app_number] => 18/647048
[patent_app_country] => US
[patent_app_date] => 2024-04-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10100
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18647048
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/647048 | Methods, devices and systems for high speed transactions with nonvolatile memory on a double data rate memory bus | Apr 25, 2024 | Issued |
Array
(
[id] => 19383171
[patent_doc_number] => 20240273041
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-15
[patent_title] => DEVICES USING CHIPLET BASED STORAGE ARCHITECTURES
[patent_app_type] => utility
[patent_app_number] => 18/643881
[patent_app_country] => US
[patent_app_date] => 2024-04-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16120
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -13
[patent_words_short_claim] => 69
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18643881
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/643881 | DEVICES USING CHIPLET BASED STORAGE ARCHITECTURES | Apr 22, 2024 | Pending |
Array
(
[id] => 19362936
[patent_doc_number] => 20240264970
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-08
[patent_title] => REMOTE MEMORY BRIDGE AND METHOD FOR OPERATION
[patent_app_type] => utility
[patent_app_number] => 18/640868
[patent_app_country] => US
[patent_app_date] => 2024-04-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6882
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 49
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18640868
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/640868 | REMOTE MEMORY BRIDGE AND METHOD FOR OPERATION | Apr 18, 2024 | Pending |
Array
(
[id] => 19514287
[patent_doc_number] => 20240345973
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-17
[patent_title] => MEMORY EVALUATING BOARD AND MEMORY EVALUATING METHOD
[patent_app_type] => utility
[patent_app_number] => 18/630015
[patent_app_country] => US
[patent_app_date] => 2024-04-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9192
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 225
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18630015
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/630015 | MEMORY EVALUATING BOARD AND MEMORY EVALUATING METHOD | Apr 8, 2024 | Pending |
Array
(
[id] => 20181253
[patent_doc_number] => 20250265211
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-08-21
[patent_title] => Automatic Port Assignment For Patch Panels
[patent_app_type] => utility
[patent_app_number] => 18/613383
[patent_app_country] => US
[patent_app_date] => 2024-03-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10500
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -48
[patent_words_short_claim] => 226
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18613383
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/613383 | Automatic Port Assignment For Patch Panels | Mar 21, 2024 | Pending |
Array
(
[id] => 19558579
[patent_doc_number] => 20240370371
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-07
[patent_title] => Scalable System on a Chip
[patent_app_type] => utility
[patent_app_number] => 18/607128
[patent_app_country] => US
[patent_app_date] => 2024-03-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 87702
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18607128
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/607128 | Scalable System on a Chip | Mar 14, 2024 | Pending |
Array
(
[id] => 20018127
[patent_doc_number] => 20250156349
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-05-15
[patent_title] => MEMORY SYSTEM
[patent_app_type] => utility
[patent_app_number] => 18/601764
[patent_app_country] => US
[patent_app_date] => 2024-03-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 0
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -6
[patent_words_short_claim] => 66
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18601764
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/601764 | MEMORY SYSTEM | Mar 10, 2024 | Abandoned |
Array
(
[id] => 19267437
[patent_doc_number] => 20240211140
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-27
[patent_title] => MEMORY SYSTEM AND MEMORY CHIP
[patent_app_type] => utility
[patent_app_number] => 18/600820
[patent_app_country] => US
[patent_app_date] => 2024-03-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11914
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -25
[patent_words_short_claim] => 63
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18600820
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/600820 | MEMORY SYSTEM AND MEMORY CHIP | Mar 10, 2024 | Pending |
Array
(
[id] => 19660650
[patent_doc_number] => 20240427715
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-12-26
[patent_title] => OPTICAL MEMORY MODULE AND OPTICAL COMPUTING SYSTEM INCLUDING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/588099
[patent_app_country] => US
[patent_app_date] => 2024-02-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11690
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 118
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18588099
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/588099 | OPTICAL MEMORY MODULE AND OPTICAL COMPUTING SYSTEM INCLUDING THE SAME | Feb 26, 2024 | Pending |