Search

Matthew E. Warren

Examiner (ID: 9271, Phone: (571)272-1737 , Office: P/2815 )

Most Active Art Unit
2815
Art Unit(s)
2815, 2817
Total Applications
1856
Issued Applications
1508
Pending Applications
127
Abandoned Applications
248

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 9079035 [patent_doc_number] => 20130264565 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2013-10-10 [patent_title] => 'SEMICONDUCTOR THIN FILM, THIN FILM TRANSISTOR AND PRODUCTION METHOD THEREFOR' [patent_app_type] => utility [patent_app_number] => 13/878937 [patent_app_country] => US [patent_app_date] => 2011-10-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 2 [patent_figures_cnt] => 2 [patent_no_of_words] => 9270 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13878937 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/878937
SEMICONDUCTOR THIN FILM, THIN FILM TRANSISTOR AND PRODUCTION METHOD THEREFOR Oct 10, 2011 Abandoned
Array ( [id] => 10652467 [patent_doc_number] => 09368737 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2016-06-14 [patent_title] => 'Multi-layer gate dielectric field-effect transistor and manufacturing process thereof' [patent_app_type] => utility [patent_app_number] => 13/877441 [patent_app_country] => US [patent_app_date] => 2011-10-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 55 [patent_figures_cnt] => 107 [patent_no_of_words] => 17272 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 222 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13877441 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/877441
Multi-layer gate dielectric field-effect transistor and manufacturing process thereof Oct 4, 2011 Issued
Array ( [id] => 9869665 [patent_doc_number] => 08957440 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2015-02-17 [patent_title] => 'Light emitting devices with low packaging factor' [patent_app_type] => utility [patent_app_number] => 13/252448 [patent_app_country] => US [patent_app_date] => 2011-10-04 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 14 [patent_no_of_words] => 5000 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 102 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13252448 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/252448
Light emitting devices with low packaging factor Oct 3, 2011 Issued
Array ( [id] => 10590830 [patent_doc_number] => 09312452 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2016-04-12 [patent_title] => 'Method for producing a conversion lamina and conversion lamina' [patent_app_type] => utility [patent_app_number] => 13/878211 [patent_app_country] => US [patent_app_date] => 2011-09-28 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 10 [patent_no_of_words] => 4503 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 166 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13878211 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/878211
Method for producing a conversion lamina and conversion lamina Sep 27, 2011 Issued
Array ( [id] => 9286772 [patent_doc_number] => 08643103 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2014-02-04 [patent_title] => 'Semiconductor device including gate contact region and protruding gate electrode' [patent_app_type] => utility [patent_app_number] => 13/244445 [patent_app_country] => US [patent_app_date] => 2011-09-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 14 [patent_figures_cnt] => 15 [patent_no_of_words] => 5007 [patent_no_of_claims] => 7 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 471 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13244445 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/244445
Semiconductor device including gate contact region and protruding gate electrode Sep 23, 2011 Issued
Array ( [id] => 9850125 [patent_doc_number] => 08951852 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2015-02-10 [patent_title] => 'Semiconductor device and manufacturing method thereof' [patent_app_type] => utility [patent_app_number] => 13/243563 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 10 [patent_no_of_words] => 3290 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 133 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243563 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243563
Semiconductor device and manufacturing method thereof Sep 22, 2011 Issued
Array ( [id] => 9711490 [patent_doc_number] => 08836066 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2014-09-16 [patent_title] => 'Avalanche photodiode configured for an image sensor' [patent_app_type] => utility [patent_app_number] => 13/243564 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 5 [patent_no_of_words] => 3763 [patent_no_of_claims] => 5 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 135 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243564 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243564
Avalanche photodiode configured for an image sensor Sep 22, 2011 Issued
Array ( [id] => 8730354 [patent_doc_number] => 20130075923 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2013-03-28 [patent_title] => 'INTEGRATED CIRCUIT PACKAGING SYSTEM WITH ENCAPSULATION AND METHOD OF MANUFACTURE THEREOF' [patent_app_type] => utility [patent_app_number] => 13/243555 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 7 [patent_no_of_words] => 12971 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243555 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243555
INTEGRATED CIRCUIT PACKAGING SYSTEM WITH ENCAPSULATION AND METHOD OF MANUFACTURE THEREOF Sep 22, 2011 Abandoned
Array ( [id] => 10838549 [patent_doc_number] => 08866228 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2014-10-21 [patent_title] => 'Diode and electrostatic discharge protection circuit including the same' [patent_app_type] => utility [patent_app_number] => 13/242374 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 7 [patent_no_of_words] => 4545 [patent_no_of_claims] => 14 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 132 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13242374 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/242374
Diode and electrostatic discharge protection circuit including the same Sep 22, 2011 Issued
Array ( [id] => 8730130 [patent_doc_number] => 20130075699 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2013-03-28 [patent_title] => 'NANO-STRUCTURE ARRAYS FOR EMR IMAGING' [patent_app_type] => utility [patent_app_number] => 13/243342 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 45 [patent_figures_cnt] => 45 [patent_no_of_words] => 13759 [patent_no_of_claims] => 37 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243342 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243342
Nano-structure arrays for EMR imaging Sep 22, 2011 Issued
Array ( [id] => 8871103 [patent_doc_number] => 08466483 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2013-06-18 [patent_title] => 'Epoxy resin composition for optical semiconductor device, lead frame obtained using the same for optical semiconductor device, and optical semiconductor device' [patent_app_type] => utility [patent_app_number] => 13/243397 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 2 [patent_figures_cnt] => 4 [patent_no_of_words] => 5538 [patent_no_of_claims] => 8 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 304 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243397 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243397
Epoxy resin composition for optical semiconductor device, lead frame obtained using the same for optical semiconductor device, and optical semiconductor device Sep 22, 2011 Issued
Array ( [id] => 8730356 [patent_doc_number] => 20130075924 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2013-03-28 [patent_title] => 'Semiconductor Device and Method of Forming Stacked Vias Within Interconnect Structure for FO-WLCSP' [patent_app_type] => utility [patent_app_number] => 13/243558 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 15 [patent_figures_cnt] => 15 [patent_no_of_words] => 7728 [patent_no_of_claims] => 25 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243558 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243558
Semiconductor device and method of forming stacked vias within interconnect structure for Fo-WLCSP Sep 22, 2011 Issued
Array ( [id] => 8180255 [patent_doc_number] => 20120112360 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2012-05-10 [patent_title] => 'SEMICONDUCTOR CHIP, STACKED SEMICONDUCTOR PACKAGE HAVING THE SAME, AND METHOD FOR MANUFACTURING STACKED SEMICONDUCTOR PACKAGE' [patent_app_type] => utility [patent_app_number] => 13/243638 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 10 [patent_no_of_words] => 4506 [patent_no_of_claims] => 14 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] => publications/A1/0112/20120112360.pdf [firstpage_image] =>[orig_patent_app_number] => 13243638 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243638
SEMICONDUCTOR CHIP, STACKED SEMICONDUCTOR PACKAGE HAVING THE SAME, AND METHOD FOR MANUFACTURING STACKED SEMICONDUCTOR PACKAGE Sep 22, 2011 Abandoned
Array ( [id] => 8403197 [patent_doc_number] => 20120235259 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2012-09-20 [patent_title] => 'SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING THE SAME' [patent_app_type] => utility [patent_app_number] => 13/242182 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 4 [patent_figures_cnt] => 4 [patent_no_of_words] => 1705 [patent_no_of_claims] => 16 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13242182 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/242182
SEMICONDUCTOR PACKAGE AND METHOD OF FABRICATING THE SAME Sep 22, 2011 Abandoned
Array ( [id] => 8730346 [patent_doc_number] => 20130075915 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2013-03-28 [patent_title] => 'INTEGRATED CIRCUIT PACKAGING SYSTEM WITH CHIP STACKING AND METHOD OF MANUFACTURE THEREOF' [patent_app_type] => utility [patent_app_number] => 13/243474 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 7 [patent_no_of_words] => 13843 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243474 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243474
Integrated circuit packaging system with chip stacking and method of manufacture thereof Sep 22, 2011 Issued
Array ( [id] => 7732645 [patent_doc_number] => 20120015514 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2012-01-19 [patent_title] => 'SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF' [patent_app_type] => utility [patent_app_number] => 13/243882 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 32 [patent_figures_cnt] => 32 [patent_no_of_words] => 19613 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] => publications/A1/0015/20120015514.pdf [firstpage_image] =>[orig_patent_app_number] => 13243882 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243882
Semiconductor device and manufacturing method thereof Sep 22, 2011 Issued
Array ( [id] => 9692558 [patent_doc_number] => 08823161 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2014-09-02 [patent_title] => 'Semiconductor chip, semiconductor package, and method for manufacturing semiconductor chip for reducing open failures' [patent_app_type] => utility [patent_app_number] => 13/243575 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 18 [patent_no_of_words] => 5692 [patent_no_of_claims] => 8 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 95 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243575 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243575
Semiconductor chip, semiconductor package, and method for manufacturing semiconductor chip for reducing open failures Sep 22, 2011 Issued
Array ( [id] => 8274963 [patent_doc_number] => 20120168831 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2012-07-05 [patent_title] => 'NON-VOLATILE MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME' [patent_app_type] => utility [patent_app_number] => 13/243556 [patent_app_country] => US [patent_app_date] => 2011-09-23 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 12 [patent_no_of_words] => 5409 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13243556 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/243556
Non-volatile memory device and method for fabricating the same Sep 22, 2011 Issued
Array ( [id] => 10838571 [patent_doc_number] => 08866252 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2014-10-21 [patent_title] => 'Power semiconductor devices and fabrication methods' [patent_app_type] => utility [patent_app_number] => 13/233672 [patent_app_country] => US [patent_app_date] => 2011-09-15 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 21 [patent_figures_cnt] => 28 [patent_no_of_words] => 8303 [patent_no_of_claims] => 13 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 126 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13233672 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/233672
Power semiconductor devices and fabrication methods Sep 14, 2011 Issued
Array ( [id] => 7669633 [patent_doc_number] => 20110318902 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2011-12-29 [patent_title] => 'METHODS OF FABRICATING FLASH MEMORY DEVICES HAVING SHARED SUB ACTIVE REGIONS' [patent_app_type] => utility [patent_app_number] => 13/230978 [patent_app_country] => US [patent_app_date] => 2011-09-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 12 [patent_no_of_words] => 5781 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 13230978 [rel_patent_id] =>[rel_patent_doc_number] =>)
13/230978
Methods of fabricating flash memory devices having shared sub active regions Sep 12, 2011 Issued
Menu