
Melanie Sue Pellegrini
Examiner (ID: 13920, Phone: (571)272-6028 , Office: P/2911 )
| Most Active Art Unit | 2911 |
| Art Unit(s) | 2914, 2916, 2911 |
| Total Applications | 3599 |
| Issued Applications | 3477 |
| Pending Applications | 11 |
| Abandoned Applications | 120 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 18111627
[patent_doc_number] => 20230004507
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-01-05
[patent_title] => COMMUNICATING DATA WITH STACKED MEMORY DIES
[patent_app_type] => utility
[patent_app_number] => 17/864023
[patent_app_country] => US
[patent_app_date] => 2022-07-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 39165
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17864023
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/864023 | Communicating data with stacked memory dies | Jul 12, 2022 | Issued |
Array
(
[id] => 18592140
[patent_doc_number] => 11741038
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2023-08-29
[patent_title] => Method, server system, and non-transitory computer readable medium for hot plugging
[patent_app_type] => utility
[patent_app_number] => 17/854292
[patent_app_country] => US
[patent_app_date] => 2022-06-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 4
[patent_no_of_words] => 3061
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 146
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17854292
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/854292 | Method, server system, and non-transitory computer readable medium for hot plugging | Jun 29, 2022 | Issued |
Array
(
[id] => 19764600
[patent_doc_number] => 12222890
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-02-11
[patent_title] => Programmable logic device configuration over communication fabrics
[patent_app_type] => utility
[patent_app_number] => 17/846305
[patent_app_country] => US
[patent_app_date] => 2022-06-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 10
[patent_no_of_words] => 15646
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 153
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17846305
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/846305 | Programmable logic device configuration over communication fabrics | Jun 21, 2022 | Issued |
Array
(
[id] => 19499203
[patent_doc_number] => 20240338221
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-10
[patent_title] => Debug In System On A Chip With Securely Partitioned Memory Space
[patent_app_type] => utility
[patent_app_number] => 18/577677
[patent_app_country] => US
[patent_app_date] => 2022-06-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9928
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18577677
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/577677 | Debug in system on a chip with securely partitioned memory space | Jun 2, 2022 | Issued |
Array
(
[id] => 18022884
[patent_doc_number] => 20220374383
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-11-24
[patent_title] => TRANSACTION MAPPING MODULE
[patent_app_type] => utility
[patent_app_number] => 17/750135
[patent_app_country] => US
[patent_app_date] => 2022-05-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4773
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -13
[patent_words_short_claim] => 189
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17750135
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/750135 | TRANSACTION MAPPING MODULE | May 19, 2022 | Abandoned |
Array
(
[id] => 17992957
[patent_doc_number] => 20220358994
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-11-10
[patent_title] => Termination for Single-Ended Mode
[patent_app_type] => utility
[patent_app_number] => 17/662325
[patent_app_country] => US
[patent_app_date] => 2022-05-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 17219
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -37
[patent_words_short_claim] => 161
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17662325
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/662325 | Termination for single-ended mode | May 5, 2022 | Issued |
Array
(
[id] => 20317293
[patent_doc_number] => 12455844
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-10-28
[patent_title] => IO request scheduling methods and apparatuses
[patent_app_type] => utility
[patent_app_number] => 18/553145
[patent_app_country] => US
[patent_app_date] => 2022-04-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 8
[patent_no_of_words] => 3100
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 190
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18553145
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/553145 | IO request scheduling methods and apparatuses | Apr 5, 2022 | Issued |
Array
(
[id] => 19062192
[patent_doc_number] => 11941428
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-03-26
[patent_title] => Ensuring transactional ordering in I/O agent
[patent_app_type] => utility
[patent_app_number] => 17/657506
[patent_app_country] => US
[patent_app_date] => 2022-03-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 17
[patent_figures_cnt] => 20
[patent_no_of_words] => 19977
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 130
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17657506
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/657506 | Ensuring transactional ordering in I/O agent | Mar 30, 2022 | Issued |
Array
(
[id] => 17706792
[patent_doc_number] => 20220206798
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-30
[patent_title] => SCHEDULER QUEUE ASSIGNMENT
[patent_app_type] => utility
[patent_app_number] => 17/698955
[patent_app_country] => US
[patent_app_date] => 2022-03-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6078
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 102
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17698955
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/698955 | SCHEDULER QUEUE ASSIGNMENT | Mar 17, 2022 | Abandoned |
Array
(
[id] => 19212309
[patent_doc_number] => 12001371
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-06-04
[patent_title] => Connection of input and / or output modules to a fieldbus with a higher-level controller
[patent_app_type] => utility
[patent_app_number] => 17/690820
[patent_app_country] => US
[patent_app_date] => 2022-03-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 4
[patent_no_of_words] => 5352
[patent_no_of_claims] => 9
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 168
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17690820
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/690820 | Connection of input and / or output modules to a fieldbus with a higher-level controller | Mar 8, 2022 | Issued |
Array
(
[id] => 19458966
[patent_doc_number] => 12099455
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-09-24
[patent_title] => Memory device with internal processing interface
[patent_app_type] => utility
[patent_app_number] => 17/591928
[patent_app_country] => US
[patent_app_date] => 2022-02-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 14
[patent_no_of_words] => 10246
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 162
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17591928
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/591928 | Memory device with internal processing interface | Feb 2, 2022 | Issued |
Array
(
[id] => 19092872
[patent_doc_number] => 11954326
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-04-09
[patent_title] => Memory device instantiation onto communication fabrics
[patent_app_type] => utility
[patent_app_number] => 17/575062
[patent_app_country] => US
[patent_app_date] => 2022-01-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 10
[patent_no_of_words] => 15784
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 233
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17575062
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/575062 | Memory device instantiation onto communication fabrics | Jan 12, 2022 | Issued |
Array
(
[id] => 17535528
[patent_doc_number] => 20220114137
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-04-14
[patent_title] => METHODS, APPARATUS, AND ARTICLES OF MANUFACTURE TO GENERATE COMMAND LISTS TO BE OFFLOADED TO ACCELERATOR CIRCUITRY
[patent_app_type] => utility
[patent_app_number] => 17/559556
[patent_app_country] => US
[patent_app_date] => 2021-12-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 28225
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -21
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17559556
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/559556 | Methods, apparatus, and articles of manufacture to generate command lists to be offloaded to accelerator circuitry | Dec 21, 2021 | Issued |
Array
(
[id] => 18454394
[patent_doc_number] => 20230195674
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-06-22
[patent_title] => FRAME ALIGNMENT RECOVERY FOR A HIGH-SPEED SIGNALING INTERCONNECT
[patent_app_type] => utility
[patent_app_number] => 17/556892
[patent_app_country] => US
[patent_app_date] => 2021-12-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12102
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 152
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17556892
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/556892 | Frame alignment recovery for a high-speed signaling interconnect | Dec 19, 2021 | Issued |
Array
(
[id] => 17507583
[patent_doc_number] => 20220100686
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-03-31
[patent_title] => PROBE INTERRUPT DELIVERY
[patent_app_type] => utility
[patent_app_number] => 17/548385
[patent_app_country] => US
[patent_app_date] => 2021-12-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3984
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 62
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17548385
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/548385 | PROBE INTERRUPT DELIVERY | Dec 9, 2021 | Pending |
Array
(
[id] => 19036380
[patent_doc_number] => 20240086195
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-03-14
[patent_title] => MONITOR EXCLUSIVE INSTRUCTION
[patent_app_type] => utility
[patent_app_number] => 18/261941
[patent_app_country] => US
[patent_app_date] => 2021-12-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16219
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 151
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18261941
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/261941 | Monitor exclusive instruction | Dec 9, 2021 | Issued |
Array
(
[id] => 19107785
[patent_doc_number] => 11960896
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-04-16
[patent_title] => Graphics engine reset and recovery in a multiple graphics context execution environment
[patent_app_type] => utility
[patent_app_number] => 17/529924
[patent_app_country] => US
[patent_app_date] => 2021-11-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 25
[patent_figures_cnt] => 28
[patent_no_of_words] => 19645
[patent_no_of_claims] => 24
[patent_no_of_ind_claims] => 4
[patent_words_short_claim] => 138
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17529924
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/529924 | Graphics engine reset and recovery in a multiple graphics context execution environment | Nov 17, 2021 | Issued |
Array
(
[id] => 18007126
[patent_doc_number] => 20220365892
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-11-17
[patent_title] => Accelerating Method of Executing Comparison Functions and Accelerating System of Executing Comparison Functions
[patent_app_type] => utility
[patent_app_number] => 17/524674
[patent_app_country] => US
[patent_app_date] => 2021-11-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4389
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 138
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17524674
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/524674 | Accelerating Method of Executing Comparison Functions and Accelerating System of Executing Comparison Functions | Nov 10, 2021 | Abandoned |
Array
(
[id] => 17430314
[patent_doc_number] => 20220058023
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-24
[patent_title] => HARDWARE APPARATUSES, METHODS, AND SYSTEMS FOR INDIVIDUALLY REVOCABLE CAPABILITIES FOR ENFORCING TEMPORAL MEMORY SAFETY
[patent_app_type] => utility
[patent_app_number] => 17/517580
[patent_app_country] => US
[patent_app_date] => 2021-11-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 45302
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -21
[patent_words_short_claim] => 145
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17517580
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/517580 | Hardware apparatuses, methods, and systems for individually revocable capabilities for enforcing temporal memory safety | Nov 1, 2021 | Issued |
Array
(
[id] => 18873007
[patent_doc_number] => 11860814
[patent_country] => US
[patent_kind] => B1
[patent_issue_date] => 2024-01-02
[patent_title] => Scalable distributed computing system with deterministic communication
[patent_app_type] => utility
[patent_app_number] => 17/516692
[patent_app_country] => US
[patent_app_date] => 2021-11-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 20
[patent_no_of_words] => 14204
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 579
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17516692
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/516692 | Scalable distributed computing system with deterministic communication | Oct 31, 2021 | Issued |