
Mewale A. Ambaye
Examiner (ID: 16677, Phone: (571)270-1076 , Office: P/2469 )
| Most Active Art Unit | 2469 |
| Art Unit(s) | 2469, 2416, 2472, 2475 |
| Total Applications | 1070 |
| Issued Applications | 930 |
| Pending Applications | 94 |
| Abandoned Applications | 76 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17431797
[patent_doc_number] => 20220059506
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-24
[patent_title] => SEMICONDUCTOR MODULE INCLUDING A SEMICONDUCTOR PACKAGE CONNECTED TO A MODULE SUBSTRATE AND A BONDING WIRE
[patent_app_type] => utility
[patent_app_number] => 17/453725
[patent_app_country] => US
[patent_app_date] => 2021-11-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7942
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 123
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17453725
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/453725 | Semiconductor module including a semiconductor package connected to a module substrate and a bonding wire | Nov 4, 2021 | Issued |
Array
(
[id] => 18639568
[patent_doc_number] => 11764191
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-09-19
[patent_title] => Method for preparing semiconductor package having multiple voltage supply sources
[patent_app_type] => utility
[patent_app_number] => 17/517556
[patent_app_country] => US
[patent_app_date] => 2021-11-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 20
[patent_figures_cnt] => 20
[patent_no_of_words] => 9530
[patent_no_of_claims] => 5
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 110
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17517556
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/517556 | Method for preparing semiconductor package having multiple voltage supply sources | Nov 1, 2021 | Issued |
Array
(
[id] => 18579023
[patent_doc_number] => 11735563
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-08-22
[patent_title] => Package-on-package assembly with wire bond vias
[patent_app_type] => utility
[patent_app_number] => 17/512123
[patent_app_country] => US
[patent_app_date] => 2021-10-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 32
[patent_figures_cnt] => 68
[patent_no_of_words] => 17436
[patent_no_of_claims] => 8
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 205
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17512123
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/512123 | Package-on-package assembly with wire bond vias | Oct 26, 2021 | Issued |
Array
(
[id] => 18321220
[patent_doc_number] => 20230119348
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-04-20
[patent_title] => SEMICONDUCTOR PACKAGE AND METHOD OF MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 17/451158
[patent_app_country] => US
[patent_app_date] => 2021-10-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4192
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -13
[patent_words_short_claim] => 97
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17451158
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/451158 | Semiconductor package and method of manufacturing the same | Oct 17, 2021 | Issued |
Array
(
[id] => 18287487
[patent_doc_number] => 20230102959
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-30
[patent_title] => Semiconductor Device Package Mold Flow Control System and Method
[patent_app_type] => utility
[patent_app_number] => 17/490279
[patent_app_country] => US
[patent_app_date] => 2021-09-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11674
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 76
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17490279
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/490279 | Semiconductor device package mold flow control system and method | Sep 29, 2021 | Issued |
Array
(
[id] => 18286354
[patent_doc_number] => 20230101826
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-30
[patent_title] => Semiconductor Device Package Having Multi-Layer Molding Compound and Method
[patent_app_type] => utility
[patent_app_number] => 17/486322
[patent_app_country] => US
[patent_app_date] => 2021-09-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7428
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 123
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17486322
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/486322 | Semiconductor device package having multi-layer molding compound and method | Sep 26, 2021 | Issued |
Array
(
[id] => 18540845
[patent_doc_number] => 20230245956
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-08-03
[patent_title] => SEMICONDUCTOR MODULE
[patent_app_type] => utility
[patent_app_number] => 18/004290
[patent_app_country] => US
[patent_app_date] => 2021-09-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 29002
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 105
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18004290
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/004290 | SEMICONDUCTOR MODULE | Sep 23, 2021 | Abandoned |
Array
(
[id] => 20583167
[patent_doc_number] => 12575430
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2026-03-10
[patent_title] => Power semiconductor module
[patent_app_type] => utility
[patent_app_number] => 18/028098
[patent_app_country] => US
[patent_app_date] => 2021-09-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 15
[patent_no_of_words] => 3192
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 270
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18028098
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/028098 | Power semiconductor module | Sep 22, 2021 | Issued |
Array
(
[id] => 19016316
[patent_doc_number] => 11923258
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-03-05
[patent_title] => Semiconductor device package with die cavity substrate
[patent_app_type] => utility
[patent_app_number] => 17/469480
[patent_app_country] => US
[patent_app_date] => 2021-09-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 22
[patent_no_of_words] => 6678
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 120
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17469480
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/469480 | Semiconductor device package with die cavity substrate | Sep 7, 2021 | Issued |
Array
(
[id] => 18704796
[patent_doc_number] => 11791314
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-10-17
[patent_title] => Semiconductor packages
[patent_app_type] => utility
[patent_app_number] => 17/467860
[patent_app_country] => US
[patent_app_date] => 2021-09-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 23
[patent_figures_cnt] => 23
[patent_no_of_words] => 9030
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 185
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17467860
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/467860 | Semiconductor packages | Sep 6, 2021 | Issued |
Array
(
[id] => 18967555
[patent_doc_number] => 11901337
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-02-13
[patent_title] => Semiconductor device and method of manufacturing the same
[patent_app_type] => utility
[patent_app_number] => 17/465511
[patent_app_country] => US
[patent_app_date] => 2021-09-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 18
[patent_no_of_words] => 8720
[patent_no_of_claims] => 15
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 148
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17465511
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/465511 | Semiconductor device and method of manufacturing the same | Sep 1, 2021 | Issued |
Array
(
[id] => 17303274
[patent_doc_number] => 20210399113
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-12-23
[patent_title] => ANTIFERROELECTRIC GATE DIELECTRIC TRANSISTORS AND THEIR METHODS OF FABRICATION
[patent_app_type] => utility
[patent_app_number] => 17/465652
[patent_app_country] => US
[patent_app_date] => 2021-09-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10580
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 62
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17465652
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/465652 | Antiferroelectric gate dielectric transistors and their methods of fabrication | Sep 1, 2021 | Issued |
Array
(
[id] => 18782270
[patent_doc_number] => 11824036
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-11-21
[patent_title] => Semiconductor device
[patent_app_type] => utility
[patent_app_number] => 17/459388
[patent_app_country] => US
[patent_app_date] => 2021-08-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 16
[patent_no_of_words] => 8533
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 154
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17459388
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/459388 | Semiconductor device | Aug 26, 2021 | Issued |
Array
(
[id] => 17708709
[patent_doc_number] => 20220208717
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-30
[patent_title] => SEMICONDUCTOR PACKAGE
[patent_app_type] => utility
[patent_app_number] => 17/446074
[patent_app_country] => US
[patent_app_date] => 2021-08-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12255
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 124
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17446074
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/446074 | Semiconductor package | Aug 25, 2021 | Issued |
Array
(
[id] => 17692274
[patent_doc_number] => 20220199567
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-23
[patent_title] => SEMICONDUCTOR PACKAGE
[patent_app_type] => utility
[patent_app_number] => 17/446058
[patent_app_country] => US
[patent_app_date] => 2021-08-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7608
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 113
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17446058
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/446058 | Semiconductor package | Aug 25, 2021 | Issued |
Array
(
[id] => 19460150
[patent_doc_number] => 12100657
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-09-24
[patent_title] => Semiconductor device and method for forming semiconductor device
[patent_app_type] => utility
[patent_app_number] => 17/411127
[patent_app_country] => US
[patent_app_date] => 2021-08-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 16
[patent_no_of_words] => 4455
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 186
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17411127
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/411127 | Semiconductor device and method for forming semiconductor device | Aug 24, 2021 | Issued |
Array
(
[id] => 17886605
[patent_doc_number] => 20220302083
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-09-22
[patent_title] => SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/409519
[patent_app_country] => US
[patent_app_date] => 2021-08-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6482
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 135
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17409519
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/409519 | Semiconductor device | Aug 22, 2021 | Issued |
Array
(
[id] => 17263137
[patent_doc_number] => 20210376122
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-12-02
[patent_title] => Memory Arrays Comprising Strings Of Memory Cells And Methods Used In Forming A Memory Array Comprising Strings Of Memory Cells
[patent_app_type] => utility
[patent_app_number] => 17/405151
[patent_app_country] => US
[patent_app_date] => 2021-08-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6921
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17405151
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/405151 | Memory arrays comprising strings of memory cells and methods used in forming a memory array comprising strings of memory cells | Aug 17, 2021 | Issued |
Array
(
[id] => 17708721
[patent_doc_number] => 20220208729
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-30
[patent_title] => SEMICONDUCTOR PACKAGE
[patent_app_type] => utility
[patent_app_number] => 17/405129
[patent_app_country] => US
[patent_app_date] => 2021-08-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6032
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 103
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17405129
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/405129 | Semiconductor package | Aug 17, 2021 | Issued |
Array
(
[id] => 17263137
[patent_doc_number] => 20210376122
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-12-02
[patent_title] => Memory Arrays Comprising Strings Of Memory Cells And Methods Used In Forming A Memory Array Comprising Strings Of Memory Cells
[patent_app_type] => utility
[patent_app_number] => 17/405151
[patent_app_country] => US
[patent_app_date] => 2021-08-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6921
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17405151
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/405151 | Memory arrays comprising strings of memory cells and methods used in forming a memory array comprising strings of memory cells | Aug 17, 2021 | Issued |