Mohammad M Ali
Examiner (ID: 9935, Phone: (571)272-4806 , Office: P/3744 )
Most Active Art Unit | 3744 |
Art Unit(s) | 3784, 3744 |
Total Applications | 2900 |
Issued Applications | 2328 |
Pending Applications | 41 |
Abandoned Applications | 531 |
Applications
Application number | Title of the application | Filing Date | Status |
---|---|---|---|
Array
(
[id] => 18789695
[patent_doc_number] => 20230378408
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-23
[patent_title] => LIGHT EMITTING DEVICE INCLUDING FIRST REFLECTING LAYER AND SECOND REFLECTING LAYER
[patent_app_type] => utility
[patent_app_number] => 18/358657
[patent_app_country] => US
[patent_app_date] => 2023-07-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11612
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -15
[patent_words_short_claim] => 119
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18358657
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/358657 | Light emitting device including first reflecting layer and second reflecting layer | Jul 24, 2023 | Issued |
Array
(
[id] => 18789501
[patent_doc_number] => 20230378175
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-23
[patent_title] => SEMICONDUCTOR DEVICES HAVING FINS AND AN ISOLATION REGION
[patent_app_type] => utility
[patent_app_number] => 18/358594
[patent_app_country] => US
[patent_app_date] => 2023-07-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7342
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 156
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18358594
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/358594 | SEMICONDUCTOR DEVICES HAVING FINS AND AN ISOLATION REGION | Jul 24, 2023 | Pending |
Array
(
[id] => 18774444
[patent_doc_number] => 20230369275
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-16
[patent_title] => METHOD AND STRUCTURE TO CONTROL THE SOLDER THICKNESS FOR DOUBLE SIDED COOLING POWER MODULE
[patent_app_type] => utility
[patent_app_number] => 18/226119
[patent_app_country] => US
[patent_app_date] => 2023-07-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4660
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -1
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18226119
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/226119 | METHOD AND STRUCTURE TO CONTROL THE SOLDER THICKNESS FOR DOUBLE SIDED COOLING POWER MODULE | Jul 24, 2023 | Pending |
Array
(
[id] => 18774358
[patent_doc_number] => 20230369189
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-16
[patent_title] => STACKED VIA STRUCTURE DISPOSED ON A CONDUCTIVE PILLAR OF A SEMICONDUCTOR DIE
[patent_app_type] => utility
[patent_app_number] => 18/357987
[patent_app_country] => US
[patent_app_date] => 2023-07-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 15429
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 154
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18357987
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/357987 | STACKED VIA STRUCTURE DISPOSED ON A CONDUCTIVE PILLAR OF A SEMICONDUCTOR DIE | Jul 23, 2023 | Pending |
Array
(
[id] => 18757523
[patent_doc_number] => 20230360986
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-09
[patent_title] => SEMICONDUCTOR STRUCTURE HAVING AN ANTI-ARCING PATTERN DISPOSED ON A PASSIVATION LAYER
[patent_app_type] => utility
[patent_app_number] => 18/352271
[patent_app_country] => US
[patent_app_date] => 2023-07-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7591
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 162
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18352271
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/352271 | SEMICONDUCTOR STRUCTURE HAVING AN ANTI-ARCING PATTERN DISPOSED ON A PASSIVATION LAYER | Jul 13, 2023 | Pending |
Array
(
[id] => 18743454
[patent_doc_number] => 20230352442
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-02
[patent_title] => Process Including a Re-etching Process for Forming a Semiconductor Structure
[patent_app_type] => utility
[patent_app_number] => 18/349696
[patent_app_country] => US
[patent_app_date] => 2023-07-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7879
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 68
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18349696
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/349696 | Process Including a Re-etching Process for Forming a Semiconductor Structure | Jul 9, 2023 | Pending |
Array
(
[id] => 18712891
[patent_doc_number] => 20230335524
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-10-19
[patent_title] => INTEGRATED CIRCUIT AND ELECTRONIC DEVICE COMPRISING A PLURALITY OF INTEGRATED CIRCUITS ELECTRICALLY COUPLED THROUGH A SYNCHRONIZATION SIGNAL
[patent_app_type] => utility
[patent_app_number] => 18/334280
[patent_app_country] => US
[patent_app_date] => 2023-06-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5347
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 120
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18334280
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/334280 | INTEGRATED CIRCUIT AND ELECTRONIC DEVICE COMPRISING A PLURALITY OF INTEGRATED CIRCUITS ELECTRICALLY COUPLED THROUGH A SYNCHRONIZATION SIGNAL | Jun 12, 2023 | Pending |
Array
(
[id] => 18679993
[patent_doc_number] => 20230317651
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-10-05
[patent_title] => PREVENTION OF METAL PAD CORROSION DUE TO EXPOSURE TO HALOGEN
[patent_app_type] => utility
[patent_app_number] => 18/329128
[patent_app_country] => US
[patent_app_date] => 2023-06-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6320
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 72
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18329128
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/329128 | PREVENTION OF METAL PAD CORROSION DUE TO EXPOSURE TO HALOGEN | Jun 4, 2023 | Pending |
Array
(
[id] => 18774351
[patent_doc_number] => 20230369182
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-16
[patent_title] => FLIP CHIP SELF-ALIGNMENT FEATURES FOR SUBSTRATE AND LEADFRAME APPLICATIONS
[patent_app_type] => utility
[patent_app_number] => 18/200130
[patent_app_country] => US
[patent_app_date] => 2023-05-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4360
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18200130
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/200130 | FLIP CHIP SELF-ALIGNMENT FEATURES FOR SUBSTRATE AND LEADFRAME APPLICATIONS | May 21, 2023 | Pending |
Array
(
[id] => 19376676
[patent_doc_number] => 12068256
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-08-20
[patent_title] => Method of manufacturing a three dimensional integrated semiconductor architecture having alignment marks provided in a carrier substrate
[patent_app_type] => utility
[patent_app_number] => 18/319765
[patent_app_country] => US
[patent_app_date] => 2023-05-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 18
[patent_figures_cnt] => 24
[patent_no_of_words] => 6169
[patent_no_of_claims] => 9
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 167
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18319765
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/319765 | Method of manufacturing a three dimensional integrated semiconductor architecture having alignment marks provided in a carrier substrate | May 17, 2023 | Issued |
Array
(
[id] => 18600746
[patent_doc_number] => 20230275549
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-08-31
[patent_title] => VOLTAGE CONTROLLED ATTENUATOR
[patent_app_type] => utility
[patent_app_number] => 18/141947
[patent_app_country] => US
[patent_app_date] => 2023-05-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7075
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 157
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18141947
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/141947 | VOLTAGE CONTROLLED ATTENUATOR | Apr 30, 2023 | Pending |
Array
(
[id] => 18570602
[patent_doc_number] => 20230260939
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-08-17
[patent_title] => Patterning Polymer Layer to Reduce Stress
[patent_app_type] => utility
[patent_app_number] => 18/308883
[patent_app_country] => US
[patent_app_date] => 2023-04-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7465
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 80
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18308883
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/308883 | Patterning Polymer Layer to Reduce Stress | Apr 27, 2023 | Pending |
Array
(
[id] => 18632449
[patent_doc_number] => 20230291360
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-09-14
[patent_title] => Amplifier Gain-Tuning Circuits and Methods
[patent_app_type] => utility
[patent_app_number] => 18/185140
[patent_app_country] => US
[patent_app_date] => 2023-03-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6755
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 120
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18185140
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/185140 | Amplifier Gain-Tuning Circuits and Methods | Mar 15, 2023 | Pending |
Array
(
[id] => 19229588
[patent_doc_number] => 12009231
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-06-11
[patent_title] => Method of bonding substrates utilizing a substrate holder with holding fingers
[patent_app_type] => utility
[patent_app_number] => 18/119909
[patent_app_country] => US
[patent_app_date] => 2023-03-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 27
[patent_no_of_words] => 8588
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18119909
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/119909 | Method of bonding substrates utilizing a substrate holder with holding fingers | Mar 9, 2023 | Issued |
Array
(
[id] => 19229588
[patent_doc_number] => 12009231
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-06-11
[patent_title] => Method of bonding substrates utilizing a substrate holder with holding fingers
[patent_app_type] => utility
[patent_app_number] => 18/119909
[patent_app_country] => US
[patent_app_date] => 2023-03-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 27
[patent_no_of_words] => 8588
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18119909
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/119909 | Method of bonding substrates utilizing a substrate holder with holding fingers | Mar 9, 2023 | Issued |
Array
(
[id] => 19229588
[patent_doc_number] => 12009231
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-06-11
[patent_title] => Method of bonding substrates utilizing a substrate holder with holding fingers
[patent_app_type] => utility
[patent_app_number] => 18/119909
[patent_app_country] => US
[patent_app_date] => 2023-03-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 27
[patent_no_of_words] => 8588
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18119909
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/119909 | Method of bonding substrates utilizing a substrate holder with holding fingers | Mar 9, 2023 | Issued |
Array
(
[id] => 19229588
[patent_doc_number] => 12009231
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-06-11
[patent_title] => Method of bonding substrates utilizing a substrate holder with holding fingers
[patent_app_type] => utility
[patent_app_number] => 18/119909
[patent_app_country] => US
[patent_app_date] => 2023-03-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 27
[patent_no_of_words] => 8588
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18119909
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/119909 | Method of bonding substrates utilizing a substrate holder with holding fingers | Mar 9, 2023 | Issued |
Array
(
[id] => 19029936
[patent_doc_number] => 11929300
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-03-12
[patent_title] => Method for packaging an integrated circuit (IC) package with embedded heat spreader in a redistribution layer (RDL)
[patent_app_type] => utility
[patent_app_number] => 18/173418
[patent_app_country] => US
[patent_app_date] => 2023-02-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 5
[patent_no_of_words] => 4658
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 154
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18173418
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/173418 | Method for packaging an integrated circuit (IC) package with embedded heat spreader in a redistribution layer (RDL) | Feb 22, 2023 | Issued |
Array
(
[id] => 18380463
[patent_doc_number] => 20230155553
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-05-18
[patent_title] => LOW POWER OPERATIONAL AMPLIFIER TRIM OFFSET CIRCUITRY
[patent_app_type] => utility
[patent_app_number] => 18/155261
[patent_app_country] => US
[patent_app_date] => 2023-01-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8668
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 96
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18155261
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/155261 | Low power operational amplifier trim offset circuitry | Jan 16, 2023 | Issued |
Array
(
[id] => 18380471
[patent_doc_number] => 20230155561
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-05-18
[patent_title] => SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/155267
[patent_app_country] => US
[patent_app_date] => 2023-01-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9101
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 88
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18155267
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/155267 | Semiconductor device | Jan 16, 2023 | Issued |