
Mushfique Siddique
Examiner (ID: 16359, Phone: (571)270-0424 , Office: P/2825 )
| Most Active Art Unit | 2825 |
| Art Unit(s) | 2825 |
| Total Applications | 838 |
| Issued Applications | 687 |
| Pending Applications | 93 |
| Abandoned Applications | 85 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 19531495
[patent_doc_number] => 20240355397
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-24
[patent_title] => CHARGE LOSS COMPENSATION DURING READ OPERATIONS IN A MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/762228
[patent_app_country] => US
[patent_app_date] => 2024-07-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9952
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 87
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18762228
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/762228 | Charge loss compensation during read operations in a memory device | Jul 1, 2024 | Issued |
Array
(
[id] => 19517788
[patent_doc_number] => 20240349474
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-17
[patent_title] => FOUR-POLY-PITCH SRAM CELL WITH BACKSIDE METAL TRACKS
[patent_app_type] => utility
[patent_app_number] => 18/751938
[patent_app_country] => US
[patent_app_date] => 2024-06-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8363
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 98
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18751938
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/751938 | FOUR-POLY-PITCH SRAM CELL WITH BACKSIDE METAL TRACKS | Jun 23, 2024 | Pending |
Array
(
[id] => 19500131
[patent_doc_number] => 20240339149
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-10
[patent_title] => MEMORY DEVICE ARCHITECTURE USING MULTIPLE PHYSICAL CELLS PER BIT TO IMPROVE READ MARGIN AND TO ALLEVIATE THE NEED FOR MANAGING DEMARCATION READ VOLTAGES
[patent_app_type] => utility
[patent_app_number] => 18/749412
[patent_app_country] => US
[patent_app_date] => 2024-06-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7523
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 97
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18749412
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/749412 | MEMORY DEVICE ARCHITECTURE USING MULTIPLE PHYSICAL CELLS PER BIT TO IMPROVE READ MARGIN AND TO ALLEVIATE THE NEED FOR MANAGING DEMARCATION READ VOLTAGES | Jun 19, 2024 | Pending |
Array
(
[id] => 19634321
[patent_doc_number] => 20240412770
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-12-12
[patent_title] => SEQUENCED ACTIVATION OF MEMORY COMPONENTS
[patent_app_type] => utility
[patent_app_number] => 18/677571
[patent_app_country] => US
[patent_app_date] => 2024-05-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10468
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 90
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18677571
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/677571 | SEQUENCED ACTIVATION OF MEMORY COMPONENTS | May 28, 2024 | Pending |
Array
(
[id] => 19452371
[patent_doc_number] => 20240312501
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-19
[patent_title] => BIT LINE LOGIC CIRCUIT AND METHOD
[patent_app_type] => utility
[patent_app_number] => 18/675770
[patent_app_country] => US
[patent_app_date] => 2024-05-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12178
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 156
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18675770
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/675770 | BIT LINE LOGIC CIRCUIT AND METHOD | May 27, 2024 | Pending |
Array
(
[id] => 19435758
[patent_doc_number] => 20240304256
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-12
[patent_title] => PROGRAMMING DELAY SCHEME FOR IN A MEMORY SUB-SYSTEM BASED ON MEMORY RELIABILITY
[patent_app_type] => utility
[patent_app_number] => 18/666063
[patent_app_country] => US
[patent_app_date] => 2024-05-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16448
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 62
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18666063
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/666063 | PROGRAMMING DELAY SCHEME FOR IN A MEMORY SUB-SYSTEM BASED ON MEMORY RELIABILITY | May 15, 2024 | Pending |
Array
(
[id] => 19420761
[patent_doc_number] => 20240296885
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-05
[patent_title] => MEMORY SELECTOR THRESHOLD VOLTAGE RECOVERY
[patent_app_type] => utility
[patent_app_number] => 18/661902
[patent_app_country] => US
[patent_app_date] => 2024-05-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8476
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 67
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18661902
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/661902 | Memory selector threshold voltage recovery | May 12, 2024 | Issued |
Array
(
[id] => 19420763
[patent_doc_number] => 20240296887
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-05
[patent_title] => NON-VOLATILE STATIC RANDOM ACCESS MEMORY (NVSRAM) WITH MULTIPLE MAGNETIC TUNNEL JUNCTION CELLS
[patent_app_type] => utility
[patent_app_number] => 18/662806
[patent_app_country] => US
[patent_app_date] => 2024-05-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9963
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 105
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18662806
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/662806 | Non-volatile static random access memory (NVSRAM) with multiple magnetic tunnel junction cells | May 12, 2024 | Issued |
Array
(
[id] => 19420761
[patent_doc_number] => 20240296885
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-05
[patent_title] => MEMORY SELECTOR THRESHOLD VOLTAGE RECOVERY
[patent_app_type] => utility
[patent_app_number] => 18/661902
[patent_app_country] => US
[patent_app_date] => 2024-05-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8476
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 67
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18661902
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/661902 | Memory selector threshold voltage recovery | May 12, 2024 | Issued |
Array
(
[id] => 19406895
[patent_doc_number] => 20240290406
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-29
[patent_title] => MEMORY DEVICE WEAR LEVELING
[patent_app_type] => utility
[patent_app_number] => 18/655700
[patent_app_country] => US
[patent_app_date] => 2024-05-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10179
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 100
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18655700
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/655700 | MEMORY DEVICE WEAR LEVELING | May 5, 2024 | Pending |
Array
(
[id] => 19515415
[patent_doc_number] => 20240347101
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-10-17
[patent_title] => COMPUTE IN MEMORY (CIM) MEMORY ARRAY
[patent_app_type] => utility
[patent_app_number] => 18/643832
[patent_app_country] => US
[patent_app_date] => 2024-04-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5161
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => 0
[patent_words_short_claim] => 173
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18643832
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/643832 | COMPUTE IN MEMORY (CIM) MEMORY ARRAY | Apr 22, 2024 | Pending |
Array
(
[id] => 20088565
[patent_doc_number] => 20250218501
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-07-03
[patent_title] => MEMORY DEVICE AND METHOD
[patent_app_type] => utility
[patent_app_number] => 18/638247
[patent_app_country] => US
[patent_app_date] => 2024-04-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11363
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 72
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18638247
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/638247 | MEMORY DEVICE AND METHOD | Apr 16, 2024 | Pending |
Array
(
[id] => 20088565
[patent_doc_number] => 20250218501
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-07-03
[patent_title] => MEMORY DEVICE AND METHOD
[patent_app_type] => utility
[patent_app_number] => 18/638247
[patent_app_country] => US
[patent_app_date] => 2024-04-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11363
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 72
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18638247
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/638247 | MEMORY DEVICE AND METHOD | Apr 16, 2024 | Pending |
Array
(
[id] => 20258841
[patent_doc_number] => 12431204
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-09-30
[patent_title] => Memory device and program operation thereof
[patent_app_type] => utility
[patent_app_number] => 18/636569
[patent_app_country] => US
[patent_app_date] => 2024-04-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 17
[patent_no_of_words] => 8128
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 169
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18636569
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/636569 | Memory device and program operation thereof | Apr 15, 2024 | Issued |
Array
(
[id] => 19351295
[patent_doc_number] => 20240260259
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-01
[patent_title] => SEMICONDUCTOR DEVICE STRUCTURE HAVING FUSE ELEMENTS
[patent_app_type] => utility
[patent_app_number] => 18/635365
[patent_app_country] => US
[patent_app_date] => 2024-04-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9235
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -5
[patent_words_short_claim] => 76
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18635365
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/635365 | Semiconductor device structure having fuse elements | Apr 14, 2024 | Issued |
Array
(
[id] => 20291060
[patent_doc_number] => 20250316303
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-10-09
[patent_title] => WRITE LEVELING SYSTEM AND STORAGE DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/629906
[patent_app_country] => US
[patent_app_date] => 2024-04-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 0
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -11
[patent_words_short_claim] => 107
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18629906
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/629906 | WRITE LEVELING SYSTEM AND STORAGE DEVICE | Apr 7, 2024 | Pending |
Array
(
[id] => 19348922
[patent_doc_number] => 20240257886
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-01
[patent_title] => MEMORY DEVICE, MEMORY SYSTEM INCLUDING THE SAME AND OPERATING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/626748
[patent_app_country] => US
[patent_app_date] => 2024-04-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 19303
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 150
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18626748
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/626748 | Memory device preventing generation of under-programmed memory cell, memory system including the same and operating method thereof | Apr 3, 2024 | Issued |
Array
(
[id] => 20250856
[patent_doc_number] => 20250299725
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-09-25
[patent_title] => MEMORY CIRCUIT AND METHOD OF OPERATING SAME
[patent_app_type] => utility
[patent_app_number] => 18/624551
[patent_app_country] => US
[patent_app_date] => 2024-04-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7328
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 164
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18624551
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/624551 | MEMORY CIRCUIT AND METHOD OF OPERATING SAME | Apr 1, 2024 | Pending |
Array
(
[id] => 20250856
[patent_doc_number] => 20250299725
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-09-25
[patent_title] => MEMORY CIRCUIT AND METHOD OF OPERATING SAME
[patent_app_type] => utility
[patent_app_number] => 18/624551
[patent_app_country] => US
[patent_app_date] => 2024-04-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7328
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 164
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18624551
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/624551 | MEMORY CIRCUIT AND METHOD OF OPERATING SAME | Apr 1, 2024 | Pending |
Array
(
[id] => 20019300
[patent_doc_number] => 20250157522
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-05-15
[patent_title] => SEMICONDUCTOR DEVICES RELATED TO THE GENERATION OF A COMMAND
[patent_app_type] => utility
[patent_app_number] => 18/610896
[patent_app_country] => US
[patent_app_date] => 2024-03-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2336
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 67
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18610896
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/610896 | SEMICONDUCTOR DEVICES RELATED TO THE GENERATION OF A COMMAND | Mar 19, 2024 | Pending |