
Nishath Yasmeen
Examiner (ID: 15422, Phone: (571)270-7564 , Office: P/2811 )
| Most Active Art Unit | 2811 |
| Art Unit(s) | 2811 |
| Total Applications | 537 |
| Issued Applications | 389 |
| Pending Applications | 48 |
| Abandoned Applications | 114 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17181335
[patent_doc_number] => 11158584
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-10-26
[patent_title] => Selective CVD alignment-mark topography assist for non-volatile memory
[patent_app_type] => utility
[patent_app_number] => 16/661383
[patent_app_country] => US
[patent_app_date] => 2019-10-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 10
[patent_no_of_words] => 6605
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 143
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16661383
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/661383 | Selective CVD alignment-mark topography assist for non-volatile memory | Oct 22, 2019 | Issued |
Array
(
[id] => 18593354
[patent_doc_number] => 11742265
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-08-29
[patent_title] => Exposed heat-generating devices
[patent_app_type] => utility
[patent_app_number] => 16/660713
[patent_app_country] => US
[patent_app_date] => 2019-10-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 23
[patent_no_of_words] => 4141
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 70
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16660713
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/660713 | Exposed heat-generating devices | Oct 21, 2019 | Issued |
Array
(
[id] => 16845994
[patent_doc_number] => 11018090
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-05-25
[patent_title] => Selective CVD alignment-mark topography assist for non-volatile memory
[patent_app_type] => utility
[patent_app_number] => 16/659995
[patent_app_country] => US
[patent_app_date] => 2019-10-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 10
[patent_no_of_words] => 6605
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 138
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16659995
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/659995 | Selective CVD alignment-mark topography assist for non-volatile memory | Oct 21, 2019 | Issued |
Array
(
[id] => 16528878
[patent_doc_number] => 20200402959
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-12-24
[patent_title] => STACKED SEMICONDUCTOR PACKAGE HAVING AN INTERPOSER
[patent_app_type] => utility
[patent_app_number] => 16/660671
[patent_app_country] => US
[patent_app_date] => 2019-10-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7086
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -22
[patent_words_short_claim] => 64
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16660671
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/660671 | STACKED SEMICONDUCTOR PACKAGE HAVING AN INTERPOSER | Oct 21, 2019 | Abandoned |
Array
(
[id] => 15504025
[patent_doc_number] => 20200052201
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-02-13
[patent_title] => CONTROLLING DOPANT CONCENTRATION IN CORRELATED ELECTRON MATERIALS
[patent_app_type] => utility
[patent_app_number] => 16/659206
[patent_app_country] => US
[patent_app_date] => 2019-10-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11848
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16659206
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/659206 | CONTROLLING DOPANT CONCENTRATION IN CORRELATED ELECTRON MATERIALS | Oct 20, 2019 | Abandoned |
Array
(
[id] => 16781795
[patent_doc_number] => 20210118874
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-04-22
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/658949
[patent_app_country] => US
[patent_app_date] => 2019-10-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9200
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 79
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16658949
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/658949 | SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME | Oct 20, 2019 | Abandoned |
Array
(
[id] => 19612136
[patent_doc_number] => 12161031
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-12-03
[patent_title] => Display device
[patent_app_type] => utility
[patent_app_number] => 17/762321
[patent_app_country] => US
[patent_app_date] => 2019-10-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 17
[patent_figures_cnt] => 21
[patent_no_of_words] => 11090
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 458
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17762321
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/762321 | Display device | Oct 20, 2019 | Issued |
Array
(
[id] => 16781699
[patent_doc_number] => 20210118778
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-04-22
[patent_title] => SEMICONDUCTOR PACKAGE HAVING A LEAD FRAME AND A HEAT-SINK LEAD FRAME
[patent_app_type] => utility
[patent_app_number] => 16/658421
[patent_app_country] => US
[patent_app_date] => 2019-10-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9534
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 74
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16658421
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/658421 | SEMICONDUCTOR PACKAGE HAVING A LEAD FRAME AND A HEAT-SINK LEAD FRAME | Oct 20, 2019 | Abandoned |
Array
(
[id] => 18578985
[patent_doc_number] => 11735525
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-08-22
[patent_title] => Power delivery network for CFET with buried power rails
[patent_app_type] => utility
[patent_app_number] => 16/659251
[patent_app_country] => US
[patent_app_date] => 2019-10-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 5419
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 132
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16659251
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/659251 | Power delivery network for CFET with buried power rails | Oct 20, 2019 | Issued |
Array
(
[id] => 18016392
[patent_doc_number] => 11508699
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-11-22
[patent_title] => Display panel and pixel structure thereof
[patent_app_type] => utility
[patent_app_number] => 16/657411
[patent_app_country] => US
[patent_app_date] => 2019-10-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 18
[patent_no_of_words] => 4463
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 223
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16657411
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/657411 | Display panel and pixel structure thereof | Oct 17, 2019 | Issued |
Array
(
[id] => 18088720
[patent_doc_number] => 11538859
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-12-27
[patent_title] => Semiconductor memory device including variable resistance layer
[patent_app_type] => utility
[patent_app_number] => 16/657453
[patent_app_country] => US
[patent_app_date] => 2019-10-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 23
[patent_figures_cnt] => 43
[patent_no_of_words] => 10163
[patent_no_of_claims] => 17
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 232
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16657453
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/657453 | Semiconductor memory device including variable resistance layer | Oct 17, 2019 | Issued |
Array
(
[id] => 16781955
[patent_doc_number] => 20210119034
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-04-22
[patent_title] => FIN FIELD-EFFECT TRANSISTOR DEVICE AND METHOD OF FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/657480
[patent_app_country] => US
[patent_app_date] => 2019-10-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10954
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 123
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16657480
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/657480 | Fin field-effect transistor device and method of forming the same | Oct 17, 2019 | Issued |
Array
(
[id] => 18236056
[patent_doc_number] => 11600623
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-03-07
[patent_title] => Well pick-up region design for improving memory macro performance
[patent_app_type] => utility
[patent_app_number] => 16/657421
[patent_app_country] => US
[patent_app_date] => 2019-10-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 10741
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 171
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16657421
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/657421 | Well pick-up region design for improving memory macro performance | Oct 17, 2019 | Issued |
Array
(
[id] => 19063223
[patent_doc_number] => 11942475
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-03-26
[patent_title] => High voltage transistor structure
[patent_app_type] => utility
[patent_app_number] => 16/657396
[patent_app_country] => US
[patent_app_date] => 2019-10-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 11
[patent_no_of_words] => 6138
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 170
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16657396
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/657396 | High voltage transistor structure | Oct 17, 2019 | Issued |
Array
(
[id] => 17493429
[patent_doc_number] => 11282742
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-03-22
[patent_title] => Semiconductor device with multi-layer etch stop structure and method for forming the same
[patent_app_type] => utility
[patent_app_number] => 16/655961
[patent_app_country] => US
[patent_app_date] => 2019-10-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 8
[patent_no_of_words] => 7012
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 157
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16655961
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/655961 | Semiconductor device with multi-layer etch stop structure and method for forming the same | Oct 16, 2019 | Issued |
Array
(
[id] => 16781750
[patent_doc_number] => 20210118829
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-04-22
[patent_title] => CHIP STRUCTURE AND METHOD FOR FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/655998
[patent_app_country] => US
[patent_app_date] => 2019-10-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11645
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 107
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16655998
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/655998 | Chip structure and method for forming the same | Oct 16, 2019 | Issued |
Array
(
[id] => 16781733
[patent_doc_number] => 20210118812
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-04-22
[patent_title] => PACKAGE STRUCTURE, ASSEMBLY STRUCTURE AND METHOD FOR MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/656331
[patent_app_country] => US
[patent_app_date] => 2019-10-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10338
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 97
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16656331
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/656331 | Package structure, assembly structure and method for manufacturing the same | Oct 16, 2019 | Issued |
Array
(
[id] => 15462661
[patent_doc_number] => 20200044155
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-02-06
[patent_title] => DISPLAY DEVICE AND FABRICATING METHOD OF THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/600042
[patent_app_country] => US
[patent_app_date] => 2019-10-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12444
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => 0
[patent_words_short_claim] => 110
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16600042
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/600042 | Display device and fabricating method of the same | Oct 10, 2019 | Issued |
Array
(
[id] => 17319081
[patent_doc_number] => 20210408131
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-12-30
[patent_title] => ORGANIC LIGHT EMITTING DIODE DISPLAY PANEL AND MANUFACTURING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 16/631883
[patent_app_country] => US
[patent_app_date] => 2019-10-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5714
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 232
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16631883
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/631883 | ORGANIC LIGHT EMITTING DIODE DISPLAY PANEL AND MANUFACTURING METHOD THEREOF | Oct 10, 2019 | Abandoned |
Array
(
[id] => 16081441
[patent_doc_number] => 20200194707
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-06-18
[patent_title] => ORGANIC ELECTROLUMINESCENCE DEVICE AND DISPLAY DEVICE INCLUDING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/597853
[patent_app_country] => US
[patent_app_date] => 2019-10-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7788
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 98
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16597853
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/597853 | ORGANIC ELECTROLUMINESCENCE DEVICE AND DISPLAY DEVICE INCLUDING THE SAME | Oct 9, 2019 | Abandoned |