
Norca Liz Torres Velazquez
Examiner (ID: 4407, Phone: (571)272-1484 , Office: P/3991 )
| Most Active Art Unit | 1771 |
| Art Unit(s) | 1786, 1771, OPLA, 3991, 1763, 1794 |
| Total Applications | 823 |
| Issued Applications | 509 |
| Pending Applications | 40 |
| Abandoned Applications | 273 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17615429
[patent_doc_number] => 20220157709
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-05-19
[patent_title] => SEMICONDUCTOR PACKAGE STRUCTURE AND METHOD FOR MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 16/951936
[patent_app_country] => US
[patent_app_date] => 2020-11-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8240
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16951936
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/951936 | SEMICONDUCTOR PACKAGE STRUCTURE AND METHOD FOR MANUFACTURING THE SAME | Nov 17, 2020 | Abandoned |
Array
(
[id] => 17723461
[patent_doc_number] => 20220216183
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-07-07
[patent_title] => DISPLAY SUBSTRATE AND DISPLAY DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/422220
[patent_app_country] => US
[patent_app_date] => 2020-10-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 15317
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 151
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17422220
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/422220 | Display substrate and display device | Oct 20, 2020 | Issued |
Array
(
[id] => 19071250
[patent_doc_number] => 20240105676
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-03-28
[patent_title] => INTEGRATED ELECTRONIC STRUCTURE AND DATA COMMUNICATION BETWEEN COMPONENTS OF THE STRUCTURE
[patent_app_type] => utility
[patent_app_number] => 17/768504
[patent_app_country] => US
[patent_app_date] => 2020-10-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5657
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -27
[patent_words_short_claim] => 207
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17768504
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/768504 | INTEGRATED ELECTRONIC STRUCTURE AND DATA COMMUNICATION BETWEEN COMPONENTS OF THE STRUCTURE | Oct 12, 2020 | Pending |
Array
(
[id] => 16586409
[patent_doc_number] => 20210020811
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-01-21
[patent_title] => LIGHT EMITTING DIODE APPARATUS AND MANUFACTURING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 17/063753
[patent_app_country] => US
[patent_app_date] => 2020-10-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8627
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 138
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17063753
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/063753 | Light emitting diode apparatus and manufacturing method thereof | Oct 5, 2020 | Issued |
Array
(
[id] => 18507674
[patent_doc_number] => 11705503
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-07-18
[patent_title] => Semiconductor device including non-sacrificial gate spacers and method of fabricating the same
[patent_app_type] => utility
[patent_app_number] => 17/038004
[patent_app_country] => US
[patent_app_date] => 2020-09-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 30
[patent_figures_cnt] => 30
[patent_no_of_words] => 10364
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 138
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17038004
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/038004 | Semiconductor device including non-sacrificial gate spacers and method of fabricating the same | Sep 29, 2020 | Issued |
Array
(
[id] => 17417243
[patent_doc_number] => 20220052147
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-17
[patent_title] => DISPLAY SUBSTRATE AND DISPLAY APPARATUS
[patent_app_type] => utility
[patent_app_number] => 17/430675
[patent_app_country] => US
[patent_app_date] => 2020-09-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 24047
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17430675
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/430675 | Display substrate and display apparatus | Sep 28, 2020 | Issued |
Array
(
[id] => 16578697
[patent_doc_number] => 20210013098
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-01-14
[patent_title] => 3D Integrated Circuit and Methods of Forming the Same
[patent_app_type] => utility
[patent_app_number] => 17/034526
[patent_app_country] => US
[patent_app_date] => 2020-09-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4118
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 112
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17034526
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/034526 | 3D Integrated Circuit and Methods of Forming the Same | Sep 27, 2020 | Abandoned |
Array
(
[id] => 16904842
[patent_doc_number] => 20210183758
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-06-17
[patent_title] => CONDUCTIVE POLYGON POWER AND GROUND INTERCONNECTS FOR INTEGRATED-CIRCUIT PACKAGES
[patent_app_type] => utility
[patent_app_number] => 17/030080
[patent_app_country] => US
[patent_app_date] => 2020-09-23
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7235
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 68
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17030080
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/030080 | CONDUCTIVE POLYGON POWER AND GROUND INTERCONNECTS FOR INTEGRATED-CIRCUIT PACKAGES | Sep 22, 2020 | Abandoned |
Array
(
[id] => 17486004
[patent_doc_number] => 20220093508
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-03-24
[patent_title] => VIA STRUCTURES OF PASSIVE SEMICONDUCTOR DEVICES
[patent_app_type] => utility
[patent_app_number] => 17/027661
[patent_app_country] => US
[patent_app_date] => 2020-09-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6100
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 46
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17027661
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/027661 | Via structures of passive semiconductor devices | Sep 20, 2020 | Issued |
Array
(
[id] => 19229671
[patent_doc_number] => 12009315
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-06-11
[patent_title] => Component carrier structure connectable by electrically conductive connection medium in recess with cavity having surface profile
[patent_app_type] => utility
[patent_app_number] => 16/948106
[patent_app_country] => US
[patent_app_date] => 2020-09-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 3
[patent_figures_cnt] => 10
[patent_no_of_words] => 9120
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 348
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16948106
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/948106 | Component carrier structure connectable by electrically conductive connection medium in recess with cavity having surface profile | Sep 2, 2020 | Issued |
Array
(
[id] => 18911460
[patent_doc_number] => 11874437
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-01-16
[patent_title] => Black structure and self-luminous image display device comprising same
[patent_app_type] => utility
[patent_app_number] => 17/007396
[patent_app_country] => US
[patent_app_date] => 2020-08-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 11
[patent_no_of_words] => 10618
[patent_no_of_claims] => 5
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 178
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17007396
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/007396 | Black structure and self-luminous image display device comprising same | Aug 30, 2020 | Issued |
Array
(
[id] => 16516227
[patent_doc_number] => 20200395485
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-12-17
[patent_title] => PROCESS TO REDUCE PLASMA INDUCED DAMAGE
[patent_app_type] => utility
[patent_app_number] => 17/006261
[patent_app_country] => US
[patent_app_date] => 2020-08-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4917
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 142
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17006261
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/006261 | Process to reduce plasma induced damage | Aug 27, 2020 | Issued |
Array
(
[id] => 16677358
[patent_doc_number] => 20210066124
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-03-04
[patent_title] => SEMICONDUCTOR DEVICE AND FABRICATION METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 17/006000
[patent_app_country] => US
[patent_app_date] => 2020-08-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5731
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17006000
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/006000 | SEMICONDUCTOR DEVICE AND FABRICATION METHOD THEREOF | Aug 27, 2020 | Abandoned |
Array
(
[id] => 18951011
[patent_doc_number] => 11894317
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-02-06
[patent_title] => Package structure and method for manufacturing the same
[patent_app_type] => utility
[patent_app_number] => 17/003883
[patent_app_country] => US
[patent_app_date] => 2020-08-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 44
[patent_figures_cnt] => 44
[patent_no_of_words] => 11974
[patent_no_of_claims] => 10
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 179
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17003883
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/003883 | Package structure and method for manufacturing the same | Aug 25, 2020 | Issued |
Array
(
[id] => 17448198
[patent_doc_number] => 20220068703
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-03-03
[patent_title] => METAL INTERCONNECT WRAP AROUND WITH GRAPHENE
[patent_app_type] => utility
[patent_app_number] => 17/002127
[patent_app_country] => US
[patent_app_date] => 2020-08-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8263
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -28
[patent_words_short_claim] => 92
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17002127
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/002127 | METAL INTERCONNECT WRAP AROUND WITH GRAPHENE | Aug 24, 2020 | Abandoned |
Array
(
[id] => 18759819
[patent_doc_number] => 11810857
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-11-07
[patent_title] => Via for semiconductor device and method
[patent_app_type] => utility
[patent_app_number] => 17/001917
[patent_app_country] => US
[patent_app_date] => 2020-08-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 21
[patent_no_of_words] => 9295
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 148
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17001917
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/001917 | Via for semiconductor device and method | Aug 24, 2020 | Issued |
Array
(
[id] => 17431851
[patent_doc_number] => 20220059560
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-24
[patent_title] => METHODS OF FORMING MICROELECTRONIC DEVICES AND MEMORY DEVICES, AND RELATED MICROELECTRONIC DEVICES, MEMORY DEVICES, AND ELECTRONIC SYSTEMS
[patent_app_type] => utility
[patent_app_number] => 17/000809
[patent_app_country] => US
[patent_app_date] => 2020-08-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12134
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -26
[patent_words_short_claim] => 100
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17000809
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/000809 | Methods of forming microelectronic devices and memory devices | Aug 23, 2020 | Issued |
Array
(
[id] => 17870854
[patent_doc_number] => 20220293591
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-09-15
[patent_title] => ELECTRONIC CIRCUITS AND CIRCUIT ELEMENTS
[patent_app_type] => utility
[patent_app_number] => 17/636090
[patent_app_country] => US
[patent_app_date] => 2020-08-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 24071
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -43
[patent_words_short_claim] => 19
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17636090
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/636090 | ELECTRONIC CIRCUITS AND CIRCUIT ELEMENTS | Aug 18, 2020 | Pending |
Array
(
[id] => 17607139
[patent_doc_number] => 11335631
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-05-17
[patent_title] => Power delivery device and method
[patent_app_type] => utility
[patent_app_number] => 16/994653
[patent_app_country] => US
[patent_app_date] => 2020-08-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 8
[patent_no_of_words] => 5936
[patent_no_of_claims] => 9
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 230
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16994653
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/994653 | Power delivery device and method | Aug 15, 2020 | Issued |
Array
(
[id] => 18639556
[patent_doc_number] => 11764179
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-09-19
[patent_title] => Semiconductor device package
[patent_app_type] => utility
[patent_app_number] => 16/994483
[patent_app_country] => US
[patent_app_date] => 2020-08-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 23
[patent_figures_cnt] => 32
[patent_no_of_words] => 8314
[patent_no_of_claims] => 6
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 200
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16994483
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/994483 | Semiconductor device package | Aug 13, 2020 | Issued |