Search

Padma Haliyur

Examiner (ID: 5136, Phone: (571)272-3287 , Office: P/2663 )

Most Active Art Unit
2698
Art Unit(s)
2698, 2639, 2663
Total Applications
763
Issued Applications
605
Pending Applications
67
Abandoned Applications
91

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 15090507 [patent_doc_number] => 20190340064 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-11-07 [patent_title] => MEMORY-BASED DISTRIBUTED PROCESSOR ARCHITECTURE [patent_app_type] => utility [patent_app_number] => 16/512613 [patent_app_country] => US [patent_app_date] => 2019-07-16 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 36290 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -21 [patent_words_short_claim] => 178 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16512613 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/512613
Memory-based distributed processor architecture Jul 15, 2019 Issued
Array ( [id] => 16706134 [patent_doc_number] => 10956065 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-03-23 [patent_title] => Solid state storage device with quick boot from NAND media [patent_app_type] => utility [patent_app_number] => 16/512256 [patent_app_country] => US [patent_app_date] => 2019-07-15 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 4 [patent_figures_cnt] => 7 [patent_no_of_words] => 4107 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 94 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16512256 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/512256
Solid state storage device with quick boot from NAND media Jul 14, 2019 Issued
Array ( [id] => 15047093 [patent_doc_number] => 20190334551 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-10-31 [patent_title] => MODULATOR AND MODULATION METHOD USING NON-UNIFORM 16-SYMBOL SIGNAL CONSTELLATION FOR LOW-DENSITY PARITY CHECK CODEWORD HAVING 3/15 CODE RATE [patent_app_type] => utility [patent_app_number] => 16/506486 [patent_app_country] => US [patent_app_date] => 2019-07-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8065 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -4 [patent_words_short_claim] => 141 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16506486 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/506486
Modulator and modulation method using non-uniform 16-symbol signal constellation for low-density parity check codeword having 3/15 code rate Jul 8, 2019 Issued
Array ( [id] => 16565254 [patent_doc_number] => 10890619 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-01-12 [patent_title] => Sequential test access port selection in a JTAG interface [patent_app_type] => utility [patent_app_number] => 16/505174 [patent_app_country] => US [patent_app_date] => 2019-07-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 3 [patent_figures_cnt] => 3 [patent_no_of_words] => 4999 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 152 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16505174 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/505174
Sequential test access port selection in a JTAG interface Jul 7, 2019 Issued
Array ( [id] => 16522116 [patent_doc_number] => 10873343 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-12-22 [patent_title] => Transmitter apparatus and bit interleaving method thereof [patent_app_type] => utility [patent_app_number] => 16/460305 [patent_app_country] => US [patent_app_date] => 2019-07-02 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 46 [patent_figures_cnt] => 46 [patent_no_of_words] => 40246 [patent_no_of_claims] => 6 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 237 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16460305 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/460305
Transmitter apparatus and bit interleaving method thereof Jul 1, 2019 Issued
Array ( [id] => 16669638 [patent_doc_number] => 10938905 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2021-03-02 [patent_title] => Handling deletes with distributed erasure coding [patent_app_type] => utility [patent_app_number] => 16/457615 [patent_app_country] => US [patent_app_date] => 2019-06-28 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 16 [patent_figures_cnt] => 16 [patent_no_of_words] => 11042 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 138 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16457615 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/457615
Handling deletes with distributed erasure coding Jun 27, 2019 Issued
Array ( [id] => 17179420 [patent_doc_number] => 11156658 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-10-26 [patent_title] => Semiconductor memory device [patent_app_type] => utility [patent_app_number] => 16/447409 [patent_app_country] => US [patent_app_date] => 2019-06-20 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 11 [patent_no_of_words] => 6960 [patent_no_of_claims] => 8 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 260 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16447409 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/447409
Semiconductor memory device Jun 19, 2019 Issued
Array ( [id] => 16432696 [patent_doc_number] => 10832789 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-11-10 [patent_title] => System countermeasure for read operation during TLC program suspend causing ADL data reset with XDL data [patent_app_type] => utility [patent_app_number] => 16/440018 [patent_app_country] => US [patent_app_date] => 2019-06-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 29 [patent_figures_cnt] => 49 [patent_no_of_words] => 16708 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 223 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16440018 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/440018
System countermeasure for read operation during TLC program suspend causing ADL data reset with XDL data Jun 12, 2019 Issued
Array ( [id] => 16418628 [patent_doc_number] => 10826538 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2020-11-03 [patent_title] => Efficient error correction of codewords encoded by binary symmetry-invariant product codes [patent_app_type] => utility [patent_app_number] => 16/439197 [patent_app_country] => US [patent_app_date] => 2019-06-12 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 12 [patent_figures_cnt] => 13 [patent_no_of_words] => 7795 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 132 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16439197 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/439197
Efficient error correction of codewords encoded by binary symmetry-invariant product codes Jun 11, 2019 Issued
Array ( [id] => 14877127 [patent_doc_number] => 20190288805 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-09-19 [patent_title] => CHARACTERIZATION OF IN-CHIP ERROR CORRECTION CIRCUITS AND RELATED SEMICONDUCTOR MEMORY DEVICES/MEMORY SYSTEMS [patent_app_type] => utility [patent_app_number] => 16/432610 [patent_app_country] => US [patent_app_date] => 2019-06-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 13771 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -13 [patent_words_short_claim] => 161 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16432610 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/432610
Characterization of in-chip error correction circuits and related semiconductor memory devices/memory systems Jun 4, 2019 Issued
Array ( [id] => 14997791 [patent_doc_number] => 20190317853 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-10-17 [patent_title] => SMART INTEGRATED CYCLIC DATA TRANSPORT [patent_app_type] => utility [patent_app_number] => 16/426247 [patent_app_country] => US [patent_app_date] => 2019-05-30 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4206 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -11 [patent_words_short_claim] => 259 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16426247 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/426247
Smart integrated cyclic data transport May 29, 2019 Issued
Array ( [id] => 14844633 [patent_doc_number] => 20190280717 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-09-12 [patent_title] => METHOD AND APPARATUS FOR ENCODING AND DECODING LOW DENSITY PARITY CHECK CODES [patent_app_type] => utility [patent_app_number] => 16/421910 [patent_app_country] => US [patent_app_date] => 2019-05-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 26844 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -4 [patent_words_short_claim] => 869 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16421910 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/421910
Method and apparatus for encoding and decoding low density parity check codes May 23, 2019 Issued
Array ( [id] => 14786257 [patent_doc_number] => 20190268026 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-08-29 [patent_title] => ITERATIVE EQUALIZATION USING NON-LINEAR MODELS IN A SOFT-INPUT SOFT-OUTPUT TRELLIS [patent_app_type] => utility [patent_app_number] => 16/406291 [patent_app_country] => US [patent_app_date] => 2019-05-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 8473 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -5 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16406291 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/406291
Iterative equalization using non-linear models in a soft-input soft-output trellis May 7, 2019 Issued
Array ( [id] => 14754685 [patent_doc_number] => 20190260516 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-08-22 [patent_title] => HARQ CODEBOOK [patent_app_type] => utility [patent_app_number] => 16/401741 [patent_app_country] => US [patent_app_date] => 2019-05-02 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 13109 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 187 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16401741 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/401741
HARQ codebook May 1, 2019 Issued
Array ( [id] => 16667171 [patent_doc_number] => 10936417 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-03-02 [patent_title] => Multi-stage slice recovery in a dispersed storage network [patent_app_type] => utility [patent_app_number] => 16/399215 [patent_app_country] => US [patent_app_date] => 2019-04-30 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 12 [patent_no_of_words] => 7920 [patent_no_of_claims] => 9 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 174 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16399215 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/399215
Multi-stage slice recovery in a dispersed storage network Apr 29, 2019 Issued
Array ( [id] => 16757826 [patent_doc_number] => 10976368 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-04-13 [patent_title] => Memory apparatus relating to determination of a failed region and test method thereof, memory module and system using the same [patent_app_type] => utility [patent_app_number] => 16/387912 [patent_app_country] => US [patent_app_date] => 2019-04-18 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 6 [patent_no_of_words] => 5027 [patent_no_of_claims] => 8 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 102 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16387912 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/387912
Memory apparatus relating to determination of a failed region and test method thereof, memory module and system using the same Apr 17, 2019 Issued
Array ( [id] => 16746245 [patent_doc_number] => 10971246 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2021-04-06 [patent_title] => Performing error correction in computer memory [patent_app_type] => utility [patent_app_number] => 16/387846 [patent_app_country] => US [patent_app_date] => 2019-04-18 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 6 [patent_no_of_words] => 6527 [patent_no_of_claims] => 18 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 177 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16387846 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/387846
Performing error correction in computer memory Apr 17, 2019 Issued
Array ( [id] => 14688877 [patent_doc_number] => 20190243554 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-08-08 [patent_title] => RECOVERING DATA COPIES IN A DISPERSED STORAGE NETWORK [patent_app_type] => utility [patent_app_number] => 16/386703 [patent_app_country] => US [patent_app_date] => 2019-04-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6952 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 266 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16386703 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/386703
RECOVERING DATA COPIES IN A DISPERSED STORAGE NETWORK Apr 16, 2019 Abandoned
Array ( [id] => 16338161 [patent_doc_number] => 10789117 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-09-29 [patent_title] => Data error detection in computing systems [patent_app_type] => utility [patent_app_number] => 16/383171 [patent_app_country] => US [patent_app_date] => 2019-04-12 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 11 [patent_no_of_words] => 9843 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 168 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16383171 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/383171
Data error detection in computing systems Apr 11, 2019 Issued
Array ( [id] => 14655783 [patent_doc_number] => 20190235020 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-08-01 [patent_title] => Full Pad Coverage Boundary Scan [patent_app_type] => utility [patent_app_number] => 16/380182 [patent_app_country] => US [patent_app_date] => 2019-04-10 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 5030 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -28 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16380182 [rel_patent_id] =>[rel_patent_doc_number] =>)
16/380182
Full pad coverage boundary scan Apr 9, 2019 Issued
Menu