
Raj R. Gupta
Examiner (ID: 381, Phone: (571)270-5707 , Office: P/2829 )
| Most Active Art Unit | 2829 |
| Art Unit(s) | 2893, 2829, 2814 |
| Total Applications | 829 |
| Issued Applications | 596 |
| Pending Applications | 47 |
| Abandoned Applications | 206 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 18555467
[patent_doc_number] => 20230253484
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-08-10
[patent_title] => ADVANCED 3D DEVICE ARCHITECTURE USING NANOSHEETS WITH 2D MATERIALS FOR SPEED ENHANCEMENT
[patent_app_type] => utility
[patent_app_number] => 17/667378
[patent_app_country] => US
[patent_app_date] => 2022-02-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14721
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 55
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17667378
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/667378 | ADVANCED 3D DEVICE ARCHITECTURE USING NANOSHEETS WITH 2D MATERIALS FOR SPEED ENHANCEMENT | Feb 7, 2022 | Pending |
Array
(
[id] => 18940620
[patent_doc_number] => 20240035759
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-02-01
[patent_title] => METAL FILM, DISPLAY DEVICE, AND MANUFACTURING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 17/753071
[patent_app_country] => US
[patent_app_date] => 2022-01-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3770
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 27
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17753071
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/753071 | METAL FILM, DISPLAY DEVICE, AND MANUFACTURING METHOD THEREOF | Jan 24, 2022 | Pending |
Array
(
[id] => 17795784
[patent_doc_number] => 20220254876
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-08-11
[patent_title] => LDMOS HAVING MULTIPLE FIELD PLATES AND ASSOCIATED MANUFACTURING METHOD
[patent_app_type] => utility
[patent_app_number] => 17/582159
[patent_app_country] => US
[patent_app_date] => 2022-01-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6208
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 189
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17582159
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/582159 | LDMOS having multiple field plates and associated manufacturing method | Jan 23, 2022 | Issued |
Array
(
[id] => 18514617
[patent_doc_number] => 20230230876
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-07-20
[patent_title] => METHOD OF FORMING A CAP LAYER FOR SEALING AN AIR GAP, AND SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/577833
[patent_app_country] => US
[patent_app_date] => 2022-01-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8089
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 81
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17577833
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/577833 | METHOD OF FORMING A CAP LAYER FOR SEALING AN AIR GAP, AND SEMICONDUCTOR DEVICE | Jan 17, 2022 | Pending |
Array
(
[id] => 20404463
[patent_doc_number] => 12494444
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-12-09
[patent_title] => Semiconductor device with tunable antenna using wire bonds
[patent_app_type] => utility
[patent_app_number] => 17/578103
[patent_app_country] => US
[patent_app_date] => 2022-01-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 10
[patent_no_of_words] => 0
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 71
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17578103
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/578103 | Semiconductor device with tunable antenna using wire bonds | Jan 17, 2022 | Issued |
Array
(
[id] => 18081159
[patent_doc_number] => 20220406771
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-12-22
[patent_title] => SEMICONDUCTOR DEVICE WITH HIGH-RESISTANCE POLYSILICON RESISTOR FORMATION METHOD
[patent_app_type] => utility
[patent_app_number] => 17/575224
[patent_app_country] => US
[patent_app_date] => 2022-01-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5270
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 163
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17575224
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/575224 | Semiconductor device with high-resistance polysilicon resistor formation method | Jan 12, 2022 | Issued |
Array
(
[id] => 19046798
[patent_doc_number] => 11935918
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-03-19
[patent_title] => High voltage device with boosted breakdown voltage
[patent_app_type] => utility
[patent_app_number] => 17/572945
[patent_app_country] => US
[patent_app_date] => 2022-01-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 36
[patent_figures_cnt] => 40
[patent_no_of_words] => 9399
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 77
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17572945
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/572945 | High voltage device with boosted breakdown voltage | Jan 10, 2022 | Issued |
Array
(
[id] => 18440252
[patent_doc_number] => 20230187547
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-06-15
[patent_title] => SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 17/569527
[patent_app_country] => US
[patent_app_date] => 2022-01-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6564
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 131
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17569527
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/569527 | Semiconductor device and manufacturing method thereof | Jan 5, 2022 | Issued |
Array
(
[id] => 17738271
[patent_doc_number] => 20220223733
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-07-14
[patent_title] => High Voltage Device, High Voltage Control Device and Manufacturing Methods Thereof
[patent_app_type] => utility
[patent_app_number] => 17/547707
[patent_app_country] => US
[patent_app_date] => 2021-12-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9289
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -26
[patent_words_short_claim] => 296
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17547707
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/547707 | High Voltage Device, High Voltage Control Device and Manufacturing Methods Thereof | Dec 9, 2021 | Abandoned |
Array
(
[id] => 18379934
[patent_doc_number] => 20230155023
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-05-18
[patent_title] => Power Transistor IC with Thermopile
[patent_app_type] => utility
[patent_app_number] => 17/538238
[patent_app_country] => US
[patent_app_date] => 2021-11-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7964
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 79
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17538238
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/538238 | Power transistor IC with thermopile | Nov 29, 2021 | Issued |
Array
(
[id] => 18249007
[patent_doc_number] => 11605604
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-03-14
[patent_title] => Fan-out antenna packaging structure and packaging method
[patent_app_type] => utility
[patent_app_number] => 17/531059
[patent_app_country] => US
[patent_app_date] => 2021-11-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 16
[patent_no_of_words] => 5246
[patent_no_of_claims] => 7
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 246
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17531059
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/531059 | Fan-out antenna packaging structure and packaging method | Nov 18, 2021 | Issued |
Array
(
[id] => 18228492
[patent_doc_number] => 20230067486
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-02
[patent_title] => LATERAL BIPOLAR TRANSISTOR WITH GATED COLLECTOR
[patent_app_type] => utility
[patent_app_number] => 17/525256
[patent_app_country] => US
[patent_app_date] => 2021-11-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3898
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 75
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17525256
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/525256 | Lateral bipolar transistor with gated collector | Nov 11, 2021 | Issued |
Array
(
[id] => 17645578
[patent_doc_number] => 20220173317
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-02
[patent_title] => BRIGHT ENTANGLED PHOTON SOURCES
[patent_app_type] => utility
[patent_app_number] => 17/518070
[patent_app_country] => US
[patent_app_date] => 2021-11-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2854
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -4
[patent_words_short_claim] => 47
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17518070
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/518070 | BRIGHT ENTANGLED PHOTON SOURCES | Nov 2, 2021 | Pending |
Array
(
[id] => 17752936
[patent_doc_number] => 20220231141
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-07-21
[patent_title] => HIGH DIELECTRIC CONSTANT METAL GATE MOS TRANSISTOR
[patent_app_type] => utility
[patent_app_number] => 17/515546
[patent_app_country] => US
[patent_app_date] => 2021-10-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5093
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 120
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17515546
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/515546 | HIGH DIELECTRIC CONSTANT METAL GATE MOS TRANSISTOR | Oct 30, 2021 | Abandoned |
Array
(
[id] => 18347779
[patent_doc_number] => 20230135889
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-05-04
[patent_title] => INTEGRATED CIRCUIT DEVICE WITH IMPROVED OXIDE EDGING
[patent_app_type] => utility
[patent_app_number] => 17/514786
[patent_app_country] => US
[patent_app_date] => 2021-10-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3804
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 64
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17514786
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/514786 | INTEGRATED CIRCUIT DEVICE WITH IMPROVED OXIDE EDGING | Oct 28, 2021 | Pending |
Array
(
[id] => 17402958
[patent_doc_number] => 20220045049
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-10
[patent_title] => DEVICE INCLUDING MIM CAPACITOR AND RESISTOR
[patent_app_type] => utility
[patent_app_number] => 17/508470
[patent_app_country] => US
[patent_app_date] => 2021-10-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4704
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 68
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17508470
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/508470 | Device including MIM capacitor and resistor | Oct 21, 2021 | Issued |
Array
(
[id] => 17615702
[patent_doc_number] => 20220157982
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-05-19
[patent_title] => HIGH VOLTAGE DEVICE OF SWITCHING POWER SUPPLY CIRCUIT AND MANUFACTURING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 17/506422
[patent_app_country] => US
[patent_app_date] => 2021-10-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7937
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -10
[patent_words_short_claim] => 338
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17506422
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/506422 | HIGH VOLTAGE DEVICE OF SWITCHING POWER SUPPLY CIRCUIT AND MANUFACTURING METHOD THEREOF | Oct 19, 2021 | Abandoned |
Array
(
[id] => 18120772
[patent_doc_number] => 11552171
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-01-10
[patent_title] => Method for fabricating semiconductor structure including the substrate structure
[patent_app_type] => utility
[patent_app_number] => 17/501336
[patent_app_country] => US
[patent_app_date] => 2021-10-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 11
[patent_no_of_words] => 5550
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 99
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17501336
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/501336 | Method for fabricating semiconductor structure including the substrate structure | Oct 13, 2021 | Issued |
Array
(
[id] => 17431992
[patent_doc_number] => 20220059701
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-24
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/501061
[patent_app_country] => US
[patent_app_date] => 2021-10-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 52743
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17501061
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/501061 | Semiconductor device and method for manufacturing semiconductor device | Oct 13, 2021 | Issued |
Array
(
[id] => 18983741
[patent_doc_number] => 11908931
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-02-20
[patent_title] => Monolithic metal-insulator transition device and method for manufacturing the same
[patent_app_type] => utility
[patent_app_number] => 17/499736
[patent_app_country] => US
[patent_app_date] => 2021-10-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 26
[patent_figures_cnt] => 30
[patent_no_of_words] => 8794
[patent_no_of_claims] => 3
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 457
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17499736
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/499736 | Monolithic metal-insulator transition device and method for manufacturing the same | Oct 11, 2021 | Issued |