
Rocio Del Mar Perez-velez
Examiner (ID: 4591, Phone: (571)270-5935 , Office: P/2132 )
| Most Active Art Unit | 2132 |
| Art Unit(s) | 2182, 2100, 2187, 2117, 2133, 2132 |
| Total Applications | 254 |
| Issued Applications | 200 |
| Pending Applications | 5 |
| Abandoned Applications | 50 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 18423982
[patent_doc_number] => 20230178446
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-06-08
[patent_title] => Highly Protective Wafer Edge Sidewall Protection Layer
[patent_app_type] => utility
[patent_app_number] => 17/657184
[patent_app_country] => US
[patent_app_date] => 2022-03-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7724
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 91
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17657184
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/657184 | Highly protective wafer edge sidewall protection layer | Mar 29, 2022 | Issued |
Array
(
[id] => 17723463
[patent_doc_number] => 20220216185
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-07-07
[patent_title] => BACKSIDE CONTACT TO IMPROVE THERMAL DISSIPATION AWAY FROM SEMICONDUCTOR DEVICES
[patent_app_type] => utility
[patent_app_number] => 17/703088
[patent_app_country] => US
[patent_app_date] => 2022-03-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10063
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 125
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17703088
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/703088 | Backside contact to improve thermal dissipation away from semiconductor devices | Mar 23, 2022 | Issued |
Array
(
[id] => 19935304
[patent_doc_number] => 12308514
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-05-20
[patent_title] => Thermal and electrical insulation structure
[patent_app_type] => utility
[patent_app_number] => 17/701340
[patent_app_country] => US
[patent_app_date] => 2022-03-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 7
[patent_figures_cnt] => 16
[patent_no_of_words] => 919
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17701340
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/701340 | Thermal and electrical insulation structure | Mar 21, 2022 | Issued |
Array
(
[id] => 19918614
[patent_doc_number] => 12293990
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-05-06
[patent_title] => Semiconductor integrated circuit comprising master chip with first buffer circuit and slave chiip with second buffer circuit
[patent_app_type] => utility
[patent_app_number] => 17/700965
[patent_app_country] => US
[patent_app_date] => 2022-03-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 4
[patent_no_of_words] => 0
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 81
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17700965
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/700965 | Semiconductor integrated circuit comprising master chip with first buffer circuit and slave chiip with second buffer circuit | Mar 21, 2022 | Issued |
Array
(
[id] => 17708750
[patent_doc_number] => 20220208758
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-30
[patent_title] => METHODS FOR PILLAR CONNECTION ON FRONTSIDE AND PASSIVE DEVICE INTEGRATION ON BACKSIDE OF DIE
[patent_app_type] => utility
[patent_app_number] => 17/699680
[patent_app_country] => US
[patent_app_date] => 2022-03-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13798
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -27
[patent_words_short_claim] => 68
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17699680
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/699680 | Methods for pillar connection on frontside and passive device integration on backside of die | Mar 20, 2022 | Issued |
Array
(
[id] => 17708600
[patent_doc_number] => 20220208608
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-30
[patent_title] => SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/655075
[patent_app_country] => US
[patent_app_date] => 2022-03-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11048
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 114
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17655075
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/655075 | Semiconductor device and manufacturing method of semiconductor device including a through electrode for connection of wirings | Mar 15, 2022 | Issued |
Array
(
[id] => 19957358
[patent_doc_number] => 12327777
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-06-10
[patent_title] => Semiconductor package structure and manufacturing method thereof
[patent_app_type] => utility
[patent_app_number] => 17/691149
[patent_app_country] => US
[patent_app_date] => 2022-03-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 9
[patent_no_of_words] => 2351
[patent_no_of_claims] => 11
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 151
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17691149
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/691149 | Semiconductor package structure and manufacturing method thereof | Mar 9, 2022 | Issued |
Array
(
[id] => 18645645
[patent_doc_number] => 11769724
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-09-26
[patent_title] => Package having different metal densities in different regions and manufacturing method thereof
[patent_app_type] => utility
[patent_app_number] => 17/684431
[patent_app_country] => US
[patent_app_date] => 2022-03-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 15
[patent_figures_cnt] => 16
[patent_no_of_words] => 9090
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 96
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17684431
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/684431 | Package having different metal densities in different regions and manufacturing method thereof | Mar 1, 2022 | Issued |
Array
(
[id] => 17780219
[patent_doc_number] => 20220246569
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-08-04
[patent_title] => COMBINATION-BONDED DIE PAIR PACKAGING AND ASSOCIATED SYSTEMS AND METHODS
[patent_app_type] => utility
[patent_app_number] => 17/674487
[patent_app_country] => US
[patent_app_date] => 2022-02-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2978
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -12
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17674487
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/674487 | Combination-bonded die pair packaging and associated systems and methods | Feb 16, 2022 | Issued |
Array
(
[id] => 17645337
[patent_doc_number] => 20220173076
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-02
[patent_title] => SEMICONDUCTOR PACKAGE
[patent_app_type] => utility
[patent_app_number] => 17/674337
[patent_app_country] => US
[patent_app_date] => 2022-02-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8153
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 124
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17674337
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/674337 | Method of manufacturing a semiconductor package including a dam structure surrounding a semiconductor chip mounting region | Feb 16, 2022 | Issued |
Array
(
[id] => 17645320
[patent_doc_number] => 20220173059
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-02
[patent_title] => BONDING STRUCTURE AND METHOD OF FORMING SAME
[patent_app_type] => utility
[patent_app_number] => 17/673953
[patent_app_country] => US
[patent_app_date] => 2022-02-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 15915
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 143
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17673953
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/673953 | Bonding structure and method of forming same | Feb 16, 2022 | Issued |
Array
(
[id] => 19858286
[patent_doc_number] => 12261137
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-03-25
[patent_title] => Bonding structure and method for forming the same
[patent_app_type] => utility
[patent_app_number] => 17/668785
[patent_app_country] => US
[patent_app_date] => 2022-02-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 14
[patent_no_of_words] => 4642
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 205
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17668785
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/668785 | Bonding structure and method for forming the same | Feb 9, 2022 | Issued |
Array
(
[id] => 17615471
[patent_doc_number] => 20220157751
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-05-19
[patent_title] => BOND PAD WITH ENHANCED RELIABILITY
[patent_app_type] => utility
[patent_app_number] => 17/590411
[patent_app_country] => US
[patent_app_date] => 2022-02-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8373
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 80
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17590411
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/590411 | Bond pad with enhanced reliability | Jan 31, 2022 | Issued |
Array
(
[id] => 18533282
[patent_doc_number] => 20230238358
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-07-27
[patent_title] => Stacking of integrated circuit dies
[patent_app_type] => utility
[patent_app_number] => 17/584450
[patent_app_country] => US
[patent_app_date] => 2022-01-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7179
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 53
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17584450
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/584450 | Mirror image of geometrical patterns in stacked integrated circuit dies | Jan 25, 2022 | Issued |
Array
(
[id] => 19926345
[patent_doc_number] => 12300639
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-05-13
[patent_title] => Seamless bonding layers in semiconductor packages and methods of forming the same
[patent_app_type] => utility
[patent_app_number] => 17/580942
[patent_app_country] => US
[patent_app_date] => 2022-01-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 20
[patent_figures_cnt] => 33
[patent_no_of_words] => 5630
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 123
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17580942
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/580942 | Seamless bonding layers in semiconductor packages and methods of forming the same | Jan 20, 2022 | Issued |
Array
(
[id] => 19376719
[patent_doc_number] => 12068299
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-08-20
[patent_title] => Semiconductor device and method of manufacturing the same
[patent_app_type] => utility
[patent_app_number] => 17/580370
[patent_app_country] => US
[patent_app_date] => 2022-01-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 10
[patent_no_of_words] => 5608
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 206
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17580370
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/580370 | Semiconductor device and method of manufacturing the same | Jan 19, 2022 | Issued |
Array
(
[id] => 20146847
[patent_doc_number] => 12381194
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-08-05
[patent_title] => Package having embedded decoupling capacitor and method of forming the same
[patent_app_type] => utility
[patent_app_number] => 17/578469
[patent_app_country] => US
[patent_app_date] => 2022-01-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 16
[patent_figures_cnt] => 16
[patent_no_of_words] => 2262
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 115
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17578469
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/578469 | Package having embedded decoupling capacitor and method of forming the same | Jan 18, 2022 | Issued |
Array
(
[id] => 18125321
[patent_doc_number] => 20230010936
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-01-12
[patent_title] => SEMICONDUCTOR CHIP AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME
[patent_app_type] => utility
[patent_app_number] => 17/568355
[patent_app_country] => US
[patent_app_date] => 2022-01-04
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11631
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 73
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17568355
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/568355 | Semiconductor chip having a through electrode and semiconductor package including the semiconductor chip | Jan 3, 2022 | Issued |
Array
(
[id] => 19886930
[patent_doc_number] => 12272661
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-04-08
[patent_title] => Semiconductor package including semiconductor chips stacked via conductive bumps
[patent_app_type] => utility
[patent_app_number] => 17/564689
[patent_app_country] => US
[patent_app_date] => 2021-12-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 17
[patent_figures_cnt] => 22
[patent_no_of_words] => 7944
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 176
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17564689
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/564689 | Semiconductor package including semiconductor chips stacked via conductive bumps | Dec 28, 2021 | Issued |
Array
(
[id] => 17708694
[patent_doc_number] => 20220208702
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-06-30
[patent_title] => STRUCTURE WITH CONDUCTIVE FEATURE AND METHOD OF FORMING SAME
[patent_app_type] => utility
[patent_app_number] => 17/564550
[patent_app_country] => US
[patent_app_date] => 2021-12-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12503
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -24
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17564550
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/564550 | Structure with conductive feature and method of forming same | Dec 28, 2021 | Issued |