Search

Sang H. Nguyen

Examiner (ID: 14839, Phone: (571)272-2425 , Office: P/2886 )

Most Active Art Unit
2877
Art Unit(s)
2877, 2886
Total Applications
2464
Issued Applications
2109
Pending Applications
129
Abandoned Applications
259

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 14557705 [patent_doc_number] => 10347320 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2019-07-09 [patent_title] => Controlling discharge of a control gate voltage [patent_app_type] => utility [patent_app_number] => 15/866982 [patent_app_country] => US [patent_app_date] => 2018-01-10 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 8 [patent_no_of_words] => 9065 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 123 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15866982 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/866982
Controlling discharge of a control gate voltage Jan 9, 2018 Issued
Array ( [id] => 15984291 [patent_doc_number] => 10672481 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-06-02 [patent_title] => Semiconductor memory device and operating method thereof [patent_app_type] => utility [patent_app_number] => 15/865858 [patent_app_country] => US [patent_app_date] => 2018-01-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 10 [patent_no_of_words] => 8917 [patent_no_of_claims] => 27 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 119 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15865858 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/865858
Semiconductor memory device and operating method thereof Jan 8, 2018 Issued
Array ( [id] => 14672099 [patent_doc_number] => 10373969 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-08-06 [patent_title] => Three-dimensional memory device including partially surrounding select gates and fringe field assisted programming thereof [patent_app_type] => utility [patent_app_number] => 15/865892 [patent_app_country] => US [patent_app_date] => 2018-01-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 28 [patent_figures_cnt] => 35 [patent_no_of_words] => 21149 [patent_no_of_claims] => 22 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 271 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15865892 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/865892
Three-dimensional memory device including partially surrounding select gates and fringe field assisted programming thereof Jan 8, 2018 Issued
Array ( [id] => 12917227 [patent_doc_number] => 20180197585 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-07-12 [patent_title] => CONTROL CIRCUIT FOR A LINE OF A MEMORY ARRAY [patent_app_type] => utility [patent_app_number] => 15/866156 [patent_app_country] => US [patent_app_date] => 2018-01-09 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 4538 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -12 [patent_words_short_claim] => 131 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15866156 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/866156
CONTROL CIRCUIT FOR A LINE OF A MEMORY ARRAY Jan 8, 2018 Abandoned
Array ( [id] => 14332603 [patent_doc_number] => 10297325 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-05-21 [patent_title] => Methods and apparatuses including an asymmetric assist device [patent_app_type] => utility [patent_app_number] => 15/863324 [patent_app_country] => US [patent_app_date] => 2018-01-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 10 [patent_no_of_words] => 6183 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 117 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15863324 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/863324
Methods and apparatuses including an asymmetric assist device Jan 4, 2018 Issued
Array ( [id] => 12895486 [patent_doc_number] => 20180190337 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-07-05 [patent_title] => GROUND REFERENCE SCHEME FOR A MEMORY CELL [patent_app_type] => utility [patent_app_number] => 15/855326 [patent_app_country] => US [patent_app_date] => 2017-12-27 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 14191 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15855326 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/855326
Ground reference scheme for a memory cell Dec 26, 2017 Issued
Array ( [id] => 14151155 [patent_doc_number] => 10255961 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-04-09 [patent_title] => Data storage in synthetic antiferromagnets included in magnetic tunnel junctions [patent_app_type] => utility [patent_app_number] => 15/851816 [patent_app_country] => US [patent_app_date] => 2017-12-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 11 [patent_no_of_words] => 8780 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 133 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15851816 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/851816
Data storage in synthetic antiferromagnets included in magnetic tunnel junctions Dec 21, 2017 Issued
Array ( [id] => 14035965 [patent_doc_number] => 10229735 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2019-03-12 [patent_title] => Block management for dynamic single-level cell buffers in storage devices [patent_app_type] => utility [patent_app_number] => 15/852928 [patent_app_country] => US [patent_app_date] => 2017-12-22 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 11 [patent_no_of_words] => 6587 [patent_no_of_claims] => 25 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 72 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15852928 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/852928
Block management for dynamic single-level cell buffers in storage devices Dec 21, 2017 Issued
Array ( [id] => 14768665 [patent_doc_number] => 10395733 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-08-27 [patent_title] => Forming structure and method for integrated circuit memory [patent_app_type] => utility [patent_app_number] => 15/850188 [patent_app_country] => US [patent_app_date] => 2017-12-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 12 [patent_no_of_words] => 7649 [patent_no_of_claims] => 21 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 121 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15850188 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/850188
Forming structure and method for integrated circuit memory Dec 20, 2017 Issued
Array ( [id] => 15108361 [patent_doc_number] => 10475510 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-11-12 [patent_title] => Leakage compensation read method for memory device [patent_app_type] => utility [patent_app_number] => 15/850280 [patent_app_country] => US [patent_app_date] => 2017-12-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 6 [patent_no_of_words] => 6182 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 126 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15850280 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/850280
Leakage compensation read method for memory device Dec 20, 2017 Issued
Array ( [id] => 14508859 [patent_doc_number] => 20190198084 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2019-06-27 [patent_title] => MANAGEMENT OF STROBE/CLOCK PHASE TOLERANCES DURING EXTENDED WRITE PREAMBLES [patent_app_type] => utility [patent_app_number] => 15/850744 [patent_app_country] => US [patent_app_date] => 2017-12-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6577 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 100 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15850744 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/850744
Management of strobe/clock phase tolerances during extended write preambles Dec 20, 2017 Issued
Array ( [id] => 15545201 [patent_doc_number] => 10572381 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2020-02-25 [patent_title] => Updating cache using two bloom filters [patent_app_type] => utility [patent_app_number] => 15/841890 [patent_app_country] => US [patent_app_date] => 2017-12-14 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 5975 [patent_no_of_claims] => 8 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 152 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15841890 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/841890
Updating cache using two bloom filters Dec 13, 2017 Issued
Array ( [id] => 13819759 [patent_doc_number] => 10186657 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-01-22 [patent_title] => Three-terminal metastable symmetric zero-volt battery memristive device [patent_app_type] => utility [patent_app_number] => 15/832300 [patent_app_country] => US [patent_app_date] => 2017-12-05 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 6 [patent_figures_cnt] => 7 [patent_no_of_words] => 5001 [patent_no_of_claims] => 9 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 92 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15832300 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/832300
Three-terminal metastable symmetric zero-volt battery memristive device Dec 4, 2017 Issued
Array ( [id] => 13471019 [patent_doc_number] => 20180287052 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-10-04 [patent_title] => MAGNETIC STRUCTURES INCLUDING FePd [patent_app_type] => utility [patent_app_number] => 15/829134 [patent_app_country] => US [patent_app_date] => 2017-12-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 10384 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -31 [patent_words_short_claim] => 27 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15829134 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/829134
Magnetic structures including FePd Nov 30, 2017 Issued
Array ( [id] => 13214299 [patent_doc_number] => 10121524 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2018-11-06 [patent_title] => Semiconductor devices [patent_app_type] => utility [patent_app_number] => 15/828974 [patent_app_country] => US [patent_app_date] => 2017-12-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 17 [patent_figures_cnt] => 17 [patent_no_of_words] => 9688 [patent_no_of_claims] => 25 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 133 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15828974 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/828974
Semiconductor devices Nov 30, 2017 Issued
Array ( [id] => 14888665 [patent_doc_number] => 10424379 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-09-24 [patent_title] => Polarization-based configurable logic gate [patent_app_type] => utility [patent_app_number] => 15/829076 [patent_app_country] => US [patent_app_date] => 2017-12-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 15 [patent_figures_cnt] => 15 [patent_no_of_words] => 8553 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 140 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15829076 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/829076
Polarization-based configurable logic gate Nov 30, 2017 Issued
Array ( [id] => 12895489 [patent_doc_number] => 20180190338 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-07-05 [patent_title] => FERROELECTRIC-MODULATED SCHOTTKY NON-VOLATILE MEMORY [patent_app_type] => utility [patent_app_number] => 15/829004 [patent_app_country] => US [patent_app_date] => 2017-12-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 6051 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -18 [patent_words_short_claim] => 80 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15829004 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/829004
Ferroelectric-modulated Schottky non-volatile memory Nov 30, 2017 Issued
Array ( [id] => 12668155 [patent_doc_number] => 20180114551 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-04-26 [patent_title] => APPARATUSES AND METHODS TO SELECTIVELY PERFORM LOGICAL OPERATIONS [patent_app_type] => utility [patent_app_number] => 15/797759 [patent_app_country] => US [patent_app_date] => 2017-10-30 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 12125 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15797759 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/797759
Apparatuses and methods to selectively perform logical operations Oct 29, 2017 Issued
Array ( [id] => 13131585 [patent_doc_number] => 10083730 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2018-09-25 [patent_title] => Thermally-assisted spin transfer torque memory with improved bit error rate performance [patent_app_type] => utility [patent_app_number] => 15/794425 [patent_app_country] => US [patent_app_date] => 2017-10-26 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 11120 [patent_no_of_claims] => 25 [patent_no_of_ind_claims] => 5 [patent_words_short_claim] => 110 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15794425 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/794425
Thermally-assisted spin transfer torque memory with improved bit error rate performance Oct 25, 2017 Issued
Array ( [id] => 12181432 [patent_doc_number] => 20180040368 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-02-08 [patent_title] => 'Methods of Programming Memory Devices' [patent_app_type] => utility [patent_app_number] => 15/783040 [patent_app_country] => US [patent_app_date] => 2017-10-13 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 25 [patent_figures_cnt] => 25 [patent_no_of_words] => 13515 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15783040 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/783040
Methods of programming memory devices Oct 12, 2017 Issued
Menu