
Stephen T. Gordon
Examiner (ID: 18308, Phone: (571)272-6661 , Office: P/3612 )
| Most Active Art Unit | 3612 |
| Art Unit(s) | 3612, 3616, 3614, 2899, 3642, 3107 |
| Total Applications | 2786 |
| Issued Applications | 2310 |
| Pending Applications | 130 |
| Abandoned Applications | 374 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 16692139
[patent_doc_number] => 20210074618
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-03-11
[patent_title] => ELECTRONIC IC DEVICE COMPRISING INTEGRATED OPTICAL AND ELECTRONIC CIRCUIT COMPONENT AND FABRICATION METHOD
[patent_app_type] => utility
[patent_app_number] => 17/015634
[patent_app_country] => US
[patent_app_date] => 2020-09-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2772
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -11
[patent_words_short_claim] => 118
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17015634
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/015634 | Electronic IC device comprising integrated optical and electronic circuit component and fabrication method | Sep 8, 2020 | Issued |
Array
(
[id] => 17448212
[patent_doc_number] => 20220068717
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-03-03
[patent_title] => SEMICONDUCTOR STRUCTURE AND METHOD OF MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 17/008098
[patent_app_country] => US
[patent_app_date] => 2020-08-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5972
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17008098
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/008098 | Semiconductor structure and method of manufacturing the same | Aug 30, 2020 | Issued |
Array
(
[id] => 19421157
[patent_doc_number] => 20240297281
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-05
[patent_title] => uLED LIGHT-EMITTING AND DISPLAY DEVICE WITH SINGLE-ENDED ELECTRICAL CONTACT AND SINGLE-ENDED CARRIER INJECTION, AND MANUFACTURING METHOD THEREFOR
[patent_app_type] => utility
[patent_app_number] => 17/768483
[patent_app_country] => US
[patent_app_date] => 2020-08-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3360
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 110
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17768483
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/768483 | mLED light-emitting and display device with single-ended electrical contact and single-ended carrier injection, and manufacturing method therefor | Aug 30, 2020 | Issued |
Array
(
[id] => 17448414
[patent_doc_number] => 20220068919
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-03-03
[patent_title] => SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 17/007742
[patent_app_country] => US
[patent_app_date] => 2020-08-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9206
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17007742
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/007742 | Semiconductor device structure and methods of forming the same | Aug 30, 2020 | Issued |
Array
(
[id] => 18219462
[patent_doc_number] => 11594410
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-02-28
[patent_title] => Treatment for adhesion improvement
[patent_app_type] => utility
[patent_app_number] => 17/001179
[patent_app_country] => US
[patent_app_date] => 2020-08-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 57
[patent_figures_cnt] => 68
[patent_no_of_words] => 10590
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 97
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17001179
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/001179 | Treatment for adhesion improvement | Aug 23, 2020 | Issued |
Array
(
[id] => 18721515
[patent_doc_number] => 11798871
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-10-24
[patent_title] => Device package substrate structure and method therefor
[patent_app_type] => utility
[patent_app_number] => 16/999489
[patent_app_country] => US
[patent_app_date] => 2020-08-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 3292
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 123
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16999489
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/999489 | Device package substrate structure and method therefor | Aug 20, 2020 | Issued |
Array
(
[id] => 17956371
[patent_doc_number] => 11482484
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-10-25
[patent_title] => Symmetrical substrate for semiconductor packaging
[patent_app_type] => utility
[patent_app_number] => 16/998770
[patent_app_country] => US
[patent_app_date] => 2020-08-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 26
[patent_figures_cnt] => 26
[patent_no_of_words] => 10581
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 182
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16998770
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/998770 | Symmetrical substrate for semiconductor packaging | Aug 19, 2020 | Issued |
Array
(
[id] => 17941784
[patent_doc_number] => 11476244
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-10-18
[patent_title] => Laterally-diffused metal-oxide-semiconductor devices for electrostatic discharge protection applications
[patent_app_type] => utility
[patent_app_number] => 16/997069
[patent_app_country] => US
[patent_app_date] => 2020-08-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 4259
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 111
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16997069
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/997069 | Laterally-diffused metal-oxide-semiconductor devices for electrostatic discharge protection applications | Aug 18, 2020 | Issued |
Array
(
[id] => 16456308
[patent_doc_number] => 20200365734
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-11-19
[patent_title] => Structure and Method for FinFET Device with Asymmetric Contact
[patent_app_type] => utility
[patent_app_number] => 16/983752
[patent_app_country] => US
[patent_app_date] => 2020-08-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6291
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 108
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16983752
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/983752 | Structure and method for FinFET device with asymmetric contact | Aug 2, 2020 | Issued |
Array
(
[id] => 17040845
[patent_doc_number] => 20210257481
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-08-19
[patent_title] => Metal Gate Structures And Methods Of Fabricating The Same In Field-Effect Transistors
[patent_app_type] => utility
[patent_app_number] => 16/943687
[patent_app_country] => US
[patent_app_date] => 2020-07-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7091
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 76
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16943687
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/943687 | Metal gate structures and methods of fabricating the same in field-effect transistors | Jul 29, 2020 | Issued |
Array
(
[id] => 19842849
[patent_doc_number] => 12255252
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-03-18
[patent_title] => Vertical field-effect transistor and method for forming same
[patent_app_type] => utility
[patent_app_number] => 17/636223
[patent_app_country] => US
[patent_app_date] => 2020-07-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 16
[patent_no_of_words] => 3697
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 585
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17636223
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/636223 | Vertical field-effect transistor and method for forming same | Jun 30, 2020 | Issued |
Array
(
[id] => 17456113
[patent_doc_number] => 11270980
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-03-08
[patent_title] => Memory device
[patent_app_type] => utility
[patent_app_number] => 16/916979
[patent_app_country] => US
[patent_app_date] => 2020-06-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 23
[patent_figures_cnt] => 44
[patent_no_of_words] => 9600
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 240
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16916979
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/916979 | Memory device | Jun 29, 2020 | Issued |
Array
(
[id] => 17366106
[patent_doc_number] => 11233139
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-01-25
[patent_title] => Fin field-effect transistor and method of forming the same
[patent_app_type] => utility
[patent_app_number] => 16/913570
[patent_app_country] => US
[patent_app_date] => 2020-06-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 25
[patent_figures_cnt] => 25
[patent_no_of_words] => 12119
[patent_no_of_claims] => 10
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 143
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16913570
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/913570 | Fin field-effect transistor and method of forming the same | Jun 25, 2020 | Issued |
Array
(
[id] => 18137265
[patent_doc_number] => 11562954
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-01-24
[patent_title] => Frame-array interconnects for integrated-circuit packages
[patent_app_type] => utility
[patent_app_number] => 16/912619
[patent_app_country] => US
[patent_app_date] => 2020-06-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 20
[patent_no_of_words] => 7896
[patent_no_of_claims] => 17
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 101
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16912619
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/912619 | Frame-array interconnects for integrated-circuit packages | Jun 24, 2020 | Issued |
Array
(
[id] => 17395922
[patent_doc_number] => 11244946
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-02-08
[patent_title] => Semiconductor devices and methods for fabricating thereof
[patent_app_type] => utility
[patent_app_number] => 16/946487
[patent_app_country] => US
[patent_app_date] => 2020-06-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 25
[patent_figures_cnt] => 25
[patent_no_of_words] => 12236
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 139
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16946487
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/946487 | Semiconductor devices and methods for fabricating thereof | Jun 23, 2020 | Issued |
Array
(
[id] => 16364540
[patent_doc_number] => 20200321291
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-10-08
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD OF FORMING BACKSIDE OPENINGS FOR AN ULTRA-THIN SEMICONDUCTOR DIE
[patent_app_type] => utility
[patent_app_number] => 16/907520
[patent_app_country] => US
[patent_app_date] => 2020-06-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3439
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 64
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16907520
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/907520 | SEMICONDUCTOR DEVICE AND METHOD OF FORMING BACKSIDE OPENINGS FOR AN ULTRA-THIN SEMICONDUCTOR DIE | Jun 21, 2020 | Abandoned |
Array
(
[id] => 17716560
[patent_doc_number] => 11380558
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-07-05
[patent_title] => Optical sensor packaging system
[patent_app_type] => utility
[patent_app_number] => 16/908596
[patent_app_country] => US
[patent_app_date] => 2020-06-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 54
[patent_no_of_words] => 13361
[patent_no_of_claims] => 22
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 127
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16908596
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/908596 | Optical sensor packaging system | Jun 21, 2020 | Issued |
Array
(
[id] => 17544101
[patent_doc_number] => 11309235
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-04-19
[patent_title] => Semiconductor module, electronic device, and printed wiring board
[patent_app_type] => utility
[patent_app_number] => 16/901117
[patent_app_country] => US
[patent_app_date] => 2020-06-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 20
[patent_no_of_words] => 11447
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 262
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16901117
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/901117 | Semiconductor module, electronic device, and printed wiring board | Jun 14, 2020 | Issued |
Array
(
[id] => 17270517
[patent_doc_number] => 11195948
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-12-07
[patent_title] => High voltage semiconductor device and manufacturing method thereof
[patent_app_type] => utility
[patent_app_number] => 16/896233
[patent_app_country] => US
[patent_app_date] => 2020-06-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 13
[patent_no_of_words] => 7148
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 167
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16896233
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/896233 | High voltage semiconductor device and manufacturing method thereof | Jun 8, 2020 | Issued |
Array
(
[id] => 16332408
[patent_doc_number] => 20200303374
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2020-09-24
[patent_title] => INTEGRATED CIRCUIT AND STANDARD CELL LIBRARY
[patent_app_type] => utility
[patent_app_number] => 16/894045
[patent_app_country] => US
[patent_app_date] => 2020-06-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9047
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 197
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 16894045
[rel_patent_id] =>[rel_patent_doc_number] =>) 16/894045 | Integrated circuit and standard cell library | Jun 4, 2020 | Issued |