
Susan Beth Mccormick Ewoldt
Examiner (ID: 13476, Phone: (571)272-0981 , Office: P/1661 )
| Most Active Art Unit | 1661 |
| Art Unit(s) | 1661, 1654, 1655, 1649 |
| Total Applications | 4273 |
| Issued Applications | 3965 |
| Pending Applications | 37 |
| Abandoned Applications | 283 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 20360136
[patent_doc_number] => 12476141
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-11-18
[patent_title] => Fin field effect transistor (FinFET) device structure with interconnect structure
[patent_app_type] => utility
[patent_app_number] => 18/065184
[patent_app_country] => US
[patent_app_date] => 2022-12-13
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 26
[patent_figures_cnt] => 32
[patent_no_of_words] => 3041
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 165
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18065184
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/065184 | Fin field effect transistor (FinFET) device structure with interconnect structure | Dec 12, 2022 | Issued |
Array
(
[id] => 18311863
[patent_doc_number] => 20230115763
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-04-13
[patent_title] => Gate Electrode Deposition and Structure Formed Thereby
[patent_app_type] => utility
[patent_app_number] => 18/079171
[patent_app_country] => US
[patent_app_date] => 2022-12-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9330
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 82
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18079171
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/079171 | Gate electrode deposition and structure formed thereby | Dec 11, 2022 | Issued |
Array
(
[id] => 18285134
[patent_doc_number] => 20230100606
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-30
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/075396
[patent_app_country] => US
[patent_app_date] => 2022-12-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4585
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -5
[patent_words_short_claim] => 85
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18075396
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/075396 | Semiconductor device and method for fabricating the same | Dec 4, 2022 | Issued |
Array
(
[id] => 18283458
[patent_doc_number] => 20230098930
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-30
[patent_title] => SILICIDE BACKSIDE CONTACT
[patent_app_type] => utility
[patent_app_number] => 18/074317
[patent_app_country] => US
[patent_app_date] => 2022-12-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9572
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 163
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18074317
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/074317 | Silicide backside contact | Dec 1, 2022 | Issued |
Array
(
[id] => 19966739
[patent_doc_number] => 12336278
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-06-17
[patent_title] => Gate-all-around integrated circuit structures having high mobility
[patent_app_type] => utility
[patent_app_number] => 18/070302
[patent_app_country] => US
[patent_app_date] => 2022-11-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 30
[patent_no_of_words] => 10307
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 91
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18070302
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/070302 | Gate-all-around integrated circuit structures having high mobility | Nov 27, 2022 | Issued |
Array
(
[id] => 18490284
[patent_doc_number] => 20230217638
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-07-06
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/059044
[patent_app_country] => US
[patent_app_date] => 2022-11-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9271
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18059044
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/059044 | SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME | Nov 27, 2022 | Pending |
Array
(
[id] => 20347617
[patent_doc_number] => 12471355
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-11-11
[patent_title] => Non-overlapping gate conductors for GAA transistors
[patent_app_type] => utility
[patent_app_number] => 18/070050
[patent_app_country] => US
[patent_app_date] => 2022-11-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 13
[patent_no_of_words] => 1181
[patent_no_of_claims] => 10
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 119
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18070050
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/070050 | Non-overlapping gate conductors for GAA transistors | Nov 27, 2022 | Issued |
Array
(
[id] => 18285662
[patent_doc_number] => 20230101134
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-03-30
[patent_title] => Selective Gate Air Spacer Formation
[patent_app_type] => utility
[patent_app_number] => 17/986451
[patent_app_country] => US
[patent_app_date] => 2022-11-14
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9437
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 113
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17986451
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/986451 | Selective Gate Air Spacer Formation | Nov 13, 2022 | Pending |
Array
(
[id] => 19176177
[patent_doc_number] => 20240162151
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-05-16
[patent_title] => BURIED POWER RAIL VIA WITH REDUCED ASPECT RATIO DISCREPANCY
[patent_app_type] => utility
[patent_app_number] => 18/054349
[patent_app_country] => US
[patent_app_date] => 2022-11-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12886
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 111
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18054349
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/054349 | BURIED POWER RAIL VIA WITH REDUCED ASPECT RATIO DISCREPANCY | Nov 9, 2022 | Pending |
Array
(
[id] => 18959212
[patent_doc_number] => 20240047539
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-02-08
[patent_title] => 3D STACKED FIELD-EFFECT TRANSISTOR DEVICE WITH PN JUNCTION STRUCTURE
[patent_app_type] => utility
[patent_app_number] => 17/984025
[patent_app_country] => US
[patent_app_date] => 2022-11-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8172
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -21
[patent_words_short_claim] => 95
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17984025
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/984025 | 3D STACKED FIELD-EFFECT TRANSISTOR DEVICE WITH PN JUNCTION STRUCTURE | Nov 8, 2022 | Pending |
Array
(
[id] => 19161168
[patent_doc_number] => 20240153875
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-05-09
[patent_title] => BACKSIDE CONTACT METAL FILL
[patent_app_type] => utility
[patent_app_number] => 18/054133
[patent_app_country] => US
[patent_app_date] => 2022-11-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8301
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 177
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18054133
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/054133 | BACKSIDE CONTACT METAL FILL | Nov 8, 2022 | Pending |
Array
(
[id] => 18193236
[patent_doc_number] => 20230046755
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-02-16
[patent_title] => VERTICAL INTEGRATION SCHEME AND CIRCUIT ELEMENTS ARCHITECTURE FOR AREA SCALING OF SEMICONDUCTOR DEVICES
[patent_app_type] => utility
[patent_app_number] => 17/978038
[patent_app_country] => US
[patent_app_date] => 2022-10-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 15221
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 168
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17978038
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/978038 | Vertical integration scheme and circuit elements architecture for area scaling of semiconductor devices | Oct 30, 2022 | Issued |
Array
(
[id] => 18163977
[patent_doc_number] => 20230030571
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-02-02
[patent_title] => SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 17/962327
[patent_app_country] => US
[patent_app_date] => 2022-10-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11952
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 74
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17962327
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/962327 | Semiconductor device and manufacturing method thereof | Oct 6, 2022 | Issued |
Array
(
[id] => 18653105
[patent_doc_number] => 20230298945
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-09-21
[patent_title] => SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/961172
[patent_app_country] => US
[patent_app_date] => 2022-10-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14577
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 271
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17961172
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/961172 | SEMICONDUCTOR DEVICE | Oct 5, 2022 | Pending |
Array
(
[id] => 20258994
[patent_doc_number] => 12431357
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-09-30
[patent_title] => Method for manufacturing high-voltage metal gate device
[patent_app_type] => utility
[patent_app_number] => 17/958583
[patent_app_country] => US
[patent_app_date] => 2022-10-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 11
[patent_no_of_words] => 0
[patent_no_of_claims] => 10
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 232
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17958583
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/958583 | Method for manufacturing high-voltage metal gate device | Oct 2, 2022 | Issued |
Array
(
[id] => 18312272
[patent_doc_number] => 20230116172
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-04-13
[patent_title] => SEMICONDUCTOR DEVICES
[patent_app_type] => utility
[patent_app_number] => 17/935714
[patent_app_country] => US
[patent_app_date] => 2022-09-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10092
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 241
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17935714
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/935714 | SEMICONDUCTOR DEVICES | Sep 26, 2022 | Pending |
Array
(
[id] => 18347836
[patent_doc_number] => 20230135946
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-05-04
[patent_title] => Self-Aligned Gate Contact Fin Field Effect Transistor and Method for Manufacturing the Same
[patent_app_type] => utility
[patent_app_number] => 17/952916
[patent_app_country] => US
[patent_app_date] => 2022-09-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6024
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -13
[patent_words_short_claim] => 486
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17952916
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/952916 | Self-Aligned Gate Contact Fin Field Effect Transistor and Method for Manufacturing the Same | Sep 25, 2022 | Pending |
Array
(
[id] => 18555432
[patent_doc_number] => 20230253449
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-08-10
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THEREOF
[patent_app_type] => utility
[patent_app_number] => 17/935528
[patent_app_country] => US
[patent_app_date] => 2022-09-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 17150
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17935528
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/935528 | SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THEREOF | Sep 25, 2022 | Pending |
Array
(
[id] => 19767474
[patent_doc_number] => 12225790
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-02-11
[patent_title] => Organic light emitting diode display and manufacturing method thereof
[patent_app_type] => utility
[patent_app_number] => 17/946043
[patent_app_country] => US
[patent_app_date] => 2022-09-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 5
[patent_no_of_words] => 7539
[patent_no_of_claims] => 14
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 215
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17946043
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/946043 | Organic light emitting diode display and manufacturing method thereof | Sep 15, 2022 | Issued |
Array
(
[id] => 18712811
[patent_doc_number] => 20230335444
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-10-19
[patent_title] => INTEGRATED CIRCUIT WITH BACKSIDE METAL GATE CUT FOR REDUCED COUPLING CAPACITANCE
[patent_app_type] => utility
[patent_app_number] => 17/941708
[patent_app_country] => US
[patent_app_date] => 2022-09-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11212
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 99
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17941708
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/941708 | INTEGRATED CIRCUIT WITH BACKSIDE METAL GATE CUT FOR REDUCED COUPLING CAPACITANCE | Sep 8, 2022 | Pending |