
Thanh Y. Tran
Examiner (ID: 18218)
| Most Active Art Unit | 2817 |
| Art Unit(s) | 2822, 2827, 2892, 2817, 2841, 2829 |
| Total Applications | 1625 |
| Issued Applications | 1324 |
| Pending Applications | 127 |
| Abandoned Applications | 213 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 19648475
[patent_doc_number] => 20240422995
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-12-19
[patent_title] => DYNAMIC RANDOM-ACCESS MEMORY (DRAM) ON HOT COMPUTE LOGIC FOR LAST-LEVEL-CACHE APPLICATIONS
[patent_app_type] => utility
[patent_app_number] => 18/336775
[patent_app_country] => US
[patent_app_date] => 2023-06-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6697
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 81
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18336775
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/336775 | DYNAMIC RANDOM-ACCESS MEMORY (DRAM) ON HOT COMPUTE LOGIC FOR LAST-LEVEL-CACHE APPLICATIONS | Jun 15, 2023 | Pending |
Array
(
[id] => 18833822
[patent_doc_number] => 20230402349
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-14
[patent_title] => METHOD OF MANUFACTURING SEMICONDUCTOR DEVICES AND CORRESPONDING SEMICONDUCTOR DEVICE HAVING VIAS AND PADS FORMED BY LASER
[patent_app_type] => utility
[patent_app_number] => 18/335923
[patent_app_country] => US
[patent_app_date] => 2023-06-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5551
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 92
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18335923
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/335923 | Method of manufacturing semiconductor devices and corresponding semiconductor device having vias and pads formed by laser | Jun 14, 2023 | Issued |
Array
(
[id] => 18696421
[patent_doc_number] => 20230326860
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-10-12
[patent_title] => METHOD OF FORMING STACKED TRENCH CONTACTS AND STRUCTURES FORMED THEREBY
[patent_app_type] => utility
[patent_app_number] => 18/206539
[patent_app_country] => US
[patent_app_date] => 2023-06-06
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2399
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18206539
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/206539 | Method of forming stacked trench contacts and structures formed thereby | Jun 5, 2023 | Issued |
Array
(
[id] => 18679997
[patent_doc_number] => 20230317655
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-10-05
[patent_title] => MEMORY DEVICE INCLUDING MEMORY CHIP AND PERIPHERAL MEMORY CHIP AND METHOD OF MANUFACTURING THE MEMORY DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/328359
[patent_app_country] => US
[patent_app_date] => 2023-06-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16585
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 95
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18328359
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/328359 | Memory device including memory chip and peripheral memory chip and method of manufacturing the memory device | Jun 1, 2023 | Issued |
Array
(
[id] => 18868088
[patent_doc_number] => 20230422525
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-28
[patent_title] => SEMICONDUCTOR PACKAGE HAVING A THICK LOGIC DIE
[patent_app_type] => utility
[patent_app_number] => 18/203666
[patent_app_country] => US
[patent_app_date] => 2023-05-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5860
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 87
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18203666
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/203666 | SEMICONDUCTOR PACKAGE HAVING A THICK LOGIC DIE | May 30, 2023 | Pending |
Array
(
[id] => 20418325
[patent_doc_number] => 12501629
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-12-16
[patent_title] => Three-dimensional semiconductor memory device and electronic system including the same
[patent_app_type] => utility
[patent_app_number] => 18/323440
[patent_app_country] => US
[patent_app_date] => 2023-05-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 22
[patent_figures_cnt] => 26
[patent_no_of_words] => 9324
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 129
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18323440
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/323440 | THREE-DIMENSIONAL SEMICONDUCTOR MEMORY DEVICE ANDELECTRONIC SYSTEM INCLUDING THE SAME | May 24, 2023 | Issued |
Array
(
[id] => 19604849
[patent_doc_number] => 20240395729
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-28
[patent_title] => CHIP PACKAGE STRUCTURE AND METHOD FOR PREVENTING WARPAGE OF CHIP PACKAGE STRUCTURE
[patent_app_type] => utility
[patent_app_number] => 18/202057
[patent_app_country] => US
[patent_app_date] => 2023-05-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7364
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 63
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18202057
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/202057 | CHIP PACKAGE STRUCTURE AND METHOD FOR PREVENTING WARPAGE OF CHIP PACKAGE STRUCTURE | May 24, 2023 | Pending |
Array
(
[id] => 20418325
[patent_doc_number] => 12501629
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-12-16
[patent_title] => Three-dimensional semiconductor memory device and electronic system including the same
[patent_app_type] => utility
[patent_app_number] => 18/323440
[patent_app_country] => US
[patent_app_date] => 2023-05-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 22
[patent_figures_cnt] => 26
[patent_no_of_words] => 9324
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 129
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18323440
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/323440 | THREE-DIMENSIONAL SEMICONDUCTOR MEMORY DEVICE ANDELECTRONIC SYSTEM INCLUDING THE SAME | May 23, 2023 | Issued |
Array
(
[id] => 18959091
[patent_doc_number] => 20240047418
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-02-08
[patent_title] => SEMICONDUCTOR PACKAGE
[patent_app_type] => utility
[patent_app_number] => 18/199553
[patent_app_country] => US
[patent_app_date] => 2023-05-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6698
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18199553
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/199553 | SEMICONDUCTOR PACKAGE | May 18, 2023 | Pending |
Array
(
[id] => 18823137
[patent_doc_number] => 20230397478
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-07
[patent_title] => ELECTRICAL PLANARIZATION OF CARBON NANOTUBE THIN FILMS FOR ELECTRONIC DEVICE APPLICATIONS
[patent_app_type] => utility
[patent_app_number] => 18/199513
[patent_app_country] => US
[patent_app_date] => 2023-05-19
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5825
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -21
[patent_words_short_claim] => 76
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18199513
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/199513 | ELECTRICAL PLANARIZATION OF CARBON NANOTUBE THIN FILMS FOR ELECTRONIC DEVICE APPLICATIONS | May 18, 2023 | Pending |
Array
(
[id] => 20375277
[patent_doc_number] => 12482721
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-11-25
[patent_title] => Semiconductor package including heat dissipation structure
[patent_app_type] => utility
[patent_app_number] => 18/197998
[patent_app_country] => US
[patent_app_date] => 2023-05-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 24
[patent_figures_cnt] => 24
[patent_no_of_words] => 7936
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 88
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18197998
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/197998 | Semiconductor package including heat dissipation structure | May 15, 2023 | Issued |
Array
(
[id] => 19589890
[patent_doc_number] => 20240387447
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-11-21
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/318240
[patent_app_country] => US
[patent_app_date] => 2023-05-16
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8062
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 74
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18318240
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/318240 | SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME | May 15, 2023 | Pending |
Array
(
[id] => 18868087
[patent_doc_number] => 20230422524
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-28
[patent_title] => THREE-DIMENSIONAL MEMORY DEVICES AND FABRICATING METHODS THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/196247
[patent_app_country] => US
[patent_app_date] => 2023-05-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16791
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 144
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18196247
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/196247 | THREE-DIMENSIONAL MEMORY DEVICES AND FABRICATING METHODS THEREOF | May 10, 2023 | Pending |
Array
(
[id] => 19023171
[patent_doc_number] => 20240079342
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-03-07
[patent_title] => SEMICONDUCTOR PACKAGE AND A METHOD OF FABRICATING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/195429
[patent_app_country] => US
[patent_app_date] => 2023-05-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7552
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 65
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18195429
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/195429 | SEMICONDUCTOR PACKAGE AND A METHOD OF FABRICATING THE SAME | May 9, 2023 | Pending |
Array
(
[id] => 19765909
[patent_doc_number] => 12224210
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-02-11
[patent_title] => Method for FinFet fabrication and structure thereof
[patent_app_type] => utility
[patent_app_number] => 18/313783
[patent_app_country] => US
[patent_app_date] => 2023-05-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 9
[patent_figures_cnt] => 9
[patent_no_of_words] => 7815
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 91
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18313783
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/313783 | Method for FinFet fabrication and structure thereof | May 7, 2023 | Issued |
Array
(
[id] => 19252926
[patent_doc_number] => 20240203923
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-06-20
[patent_title] => METHODS OF FORMING BONDING STRUCTURES
[patent_app_type] => utility
[patent_app_number] => 18/313786
[patent_app_country] => US
[patent_app_date] => 2023-05-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10502
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 83
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18313786
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/313786 | METHODS OF FORMING BONDING STRUCTURES | May 7, 2023 | Pending |
Array
(
[id] => 19539452
[patent_doc_number] => 12132009
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-10-29
[patent_title] => Semiconductor package
[patent_app_type] => utility
[patent_app_number] => 18/143932
[patent_app_country] => US
[patent_app_date] => 2023-05-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 14
[patent_no_of_words] => 7750
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 265
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18143932
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/143932 | Semiconductor package | May 4, 2023 | Issued |
Array
(
[id] => 18757639
[patent_doc_number] => 20230361102
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-09
[patent_title] => ON CHIP INDUCTORS
[patent_app_type] => utility
[patent_app_number] => 18/142801
[patent_app_country] => US
[patent_app_date] => 2023-05-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2858
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -15
[patent_words_short_claim] => 19
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18142801
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/142801 | ON CHIP INDUCTORS | May 2, 2023 | Pending |
Array
(
[id] => 18868083
[patent_doc_number] => 20230422520
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-28
[patent_title] => THREE-DIMENSIONAL MEMORY DEVICES AND FABRICATING METHODS THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/141274
[patent_app_country] => US
[patent_app_date] => 2023-04-28
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 21865
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 93
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18141274
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/141274 | THREE-DIMENSIONAL MEMORY DEVICES AND FABRICATING METHODS THEREOF | Apr 27, 2023 | Pending |
Array
(
[id] => 19138060
[patent_doc_number] => 11973035
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-04-30
[patent_title] => Semiconductor memory device and electronic system including the same
[patent_app_type] => utility
[patent_app_number] => 18/135766
[patent_app_country] => US
[patent_app_date] => 2023-04-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 19
[patent_no_of_words] => 9357
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 122
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18135766
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/135766 | Semiconductor memory device and electronic system including the same | Apr 17, 2023 | Issued |