Search

Tu Tu V Ho

Examiner (ID: 15910, Phone: (571)272-1778 , Office: P/2818 )

Most Active Art Unit
2818
Art Unit(s)
2818
Total Applications
2804
Issued Applications
2592
Pending Applications
124
Abandoned Applications
142

Applications

Application numberTitle of the applicationFiling DateStatus
Array ( [id] => 11557721 [patent_doc_number] => 20170103967 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-04-13 [patent_title] => 'BONDING PAD ARRANGMENT DESIGN FOR MULTI-DIE SEMICONDUCTOR PACKAGE STRUCTURE' [patent_app_type] => utility [patent_app_number] => 15/385988 [patent_app_country] => US [patent_app_date] => 2016-12-21 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 5999 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15385988 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/385988
Bonding pad arrangement design for multi-die semiconductor package structure Dec 20, 2016 Issued
Array ( [id] => 12195538 [patent_doc_number] => 09899273 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2018-02-20 [patent_title] => 'Semiconductor structure with dopants diffuse protection and method for forming the same' [patent_app_type] => utility [patent_app_number] => 15/379983 [patent_app_country] => US [patent_app_date] => 2016-12-15 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 11 [patent_figures_cnt] => 20 [patent_no_of_words] => 7014 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 98 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15379983 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/379983
Semiconductor structure with dopants diffuse protection and method for forming the same Dec 14, 2016 Issued
Array ( [id] => 12936010 [patent_doc_number] => 09831228 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-11-28 [patent_title] => Opto-electronic apparatus and manufacturing method thereof [patent_app_type] => utility [patent_app_number] => 15/379962 [patent_app_country] => US [patent_app_date] => 2016-12-15 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 16 [patent_figures_cnt] => 30 [patent_no_of_words] => 7997 [patent_no_of_claims] => 19 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 133 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15379962 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/379962
Opto-electronic apparatus and manufacturing method thereof Dec 14, 2016 Issued
Array ( [id] => 12214876 [patent_doc_number] => 09911691 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2018-03-06 [patent_title] => 'Interconnection structure and manufacturing method thereof' [patent_app_type] => utility [patent_app_number] => 15/379461 [patent_app_country] => US [patent_app_date] => 2016-12-14 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 13 [patent_no_of_words] => 4671 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 134 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15379461 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/379461
Interconnection structure and manufacturing method thereof Dec 13, 2016 Issued
Array ( [id] => 11532851 [patent_doc_number] => 20170092830 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-03-30 [patent_title] => 'LEAD FRAME FOR MOUNTING LED ELEMENTS, LEAD FRAME WITH RESIN, METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICES, AND LEAD FRAME FOR MOUNTING SEMICONDUCTOR ELEMENTS' [patent_app_type] => utility [patent_app_number] => 15/373220 [patent_app_country] => US [patent_app_date] => 2016-12-08 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 36 [patent_figures_cnt] => 36 [patent_no_of_words] => 19922 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15373220 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/373220
Lead frame for mounting LED elements, lead frame with resin, method for manufacturing semiconductor devices, and lead frame for mounting semiconductor elements Dec 7, 2016 Issued
Array ( [id] => 11628360 [patent_doc_number] => 20170138549 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-05-18 [patent_title] => 'Nano-Scale Light-Emitting Diode (LED) Electrode Assembly Emitting Polarized Light, Method Of Manufacturing The Same, And Polarized LED Lamp Having The Same' [patent_app_type] => utility [patent_app_number] => 15/355024 [patent_app_country] => US [patent_app_date] => 2016-11-17 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 19 [patent_figures_cnt] => 19 [patent_no_of_words] => 17173 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 4 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15355024 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/355024
Nano-scale light-emitting diode (LED) electrode assembly emitting polarized light, method of manufacturing the same, and polarized LED lamp having the same Nov 16, 2016 Issued
Array ( [id] => 12089145 [patent_doc_number] => 09842881 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-12-12 [patent_title] => 'Electronic device including metal-insulator-semiconductor structure and method for fabricating the same' [patent_app_type] => utility [patent_app_number] => 15/340940 [patent_app_country] => US [patent_app_date] => 2016-11-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 14 [patent_figures_cnt] => 19 [patent_no_of_words] => 13700 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 81 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15340940 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/340940
Electronic device including metal-insulator-semiconductor structure and method for fabricating the same Oct 31, 2016 Issued
Array ( [id] => 12375729 [patent_doc_number] => 09960137 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2018-05-01 [patent_title] => Semiconductor device package and method for forming the same [patent_app_type] => utility [patent_app_number] => 15/340803 [patent_app_country] => US [patent_app_date] => 2016-11-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 14 [patent_figures_cnt] => 14 [patent_no_of_words] => 6165 [patent_no_of_claims] => 17 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 100 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15340803 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/340803
Semiconductor device package and method for forming the same Oct 31, 2016 Issued
Array ( [id] => 11891475 [patent_doc_number] => 09762048 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-09-12 [patent_title] => 'Semiconductor device' [patent_app_type] => utility [patent_app_number] => 15/340885 [patent_app_country] => US [patent_app_date] => 2016-11-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 12 [patent_no_of_words] => 8488 [patent_no_of_claims] => 4 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 92 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15340885 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/340885
Semiconductor device Oct 31, 2016 Issued
Array ( [id] => 11891015 [patent_doc_number] => 09761580 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2017-09-12 [patent_title] => 'Methods of forming an array comprising pairs of vertically opposed capacitors and arrays comprising pairs of vertically opposed capacitors' [patent_app_type] => utility [patent_app_number] => 15/340842 [patent_app_country] => US [patent_app_date] => 2016-11-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 27 [patent_figures_cnt] => 27 [patent_no_of_words] => 10465 [patent_no_of_claims] => 27 [patent_no_of_ind_claims] => 8 [patent_words_short_claim] => 100 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15340842 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/340842
Methods of forming an array comprising pairs of vertically opposed capacitors and arrays comprising pairs of vertically opposed capacitors Oct 31, 2016 Issued
Array ( [id] => 11904444 [patent_doc_number] => 09773886 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2017-09-26 [patent_title] => 'Nanosheet and nanowire devices having doped internal spacers and methods of manufacturing the same' [patent_app_type] => utility [patent_app_number] => 15/340827 [patent_app_country] => US [patent_app_date] => 2016-11-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 10 [patent_no_of_words] => 6808 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 117 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15340827 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/340827
Nanosheet and nanowire devices having doped internal spacers and methods of manufacturing the same Oct 31, 2016 Issued
Array ( [id] => 12692641 [patent_doc_number] => 20180122713 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2018-05-03 [patent_title] => SELECTIVE SURFACE TREATMENT OF THALLIUM BROMIDE (TLBR)-BASED DETECTORS TO IMPROVE LONGEVITY AND/OR RESTORE OPERATIONAL CAPACITY THEREOF [patent_app_type] => utility [patent_app_number] => 15/340849 [patent_app_country] => US [patent_app_date] => 2016-11-01 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 0 [patent_figures_cnt] => 0 [patent_no_of_words] => 7051 [patent_no_of_claims] => 0 [patent_no_of_ind_claims] => -17 [patent_words_short_claim] => 2 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15340849 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/340849
Selective surface treatment of thallium bromide (TLBR)-based detectors to improve longevity and/or restore operational capacity thereof Oct 31, 2016 Issued
Array ( [id] => 11503079 [patent_doc_number] => 20170077264 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-03-16 [patent_title] => 'Method and Structure to Fabricate Closely Packed Hybrid Nanowires at Scaled Pitch' [patent_app_type] => utility [patent_app_number] => 15/337225 [patent_app_country] => US [patent_app_date] => 2016-10-28 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 14 [patent_figures_cnt] => 14 [patent_no_of_words] => 7091 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15337225 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/337225
Method and structure to fabricate closely packed hybrid nanowires at scaled pitch Oct 27, 2016 Issued
Array ( [id] => 11439509 [patent_doc_number] => 20170040530 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-02-09 [patent_title] => 'PERPENDICULAR SPIN TRANSFER TORQUE MEMORY (STTM) DEVICE WITH ENHANCED STABILITY AND METHOD TO FORM SAME' [patent_app_type] => utility [patent_app_number] => 15/333017 [patent_app_country] => US [patent_app_date] => 2016-10-24 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 5 [patent_no_of_words] => 7803 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15333017 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/333017
Perpendicular spin transfer torque memory (STTM) device with enhanced stability and method to form same Oct 23, 2016 Issued
Array ( [id] => 13647643 [patent_doc_number] => 09850123 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2017-12-26 [patent_title] => Stress relief MEMS structure and package [patent_app_type] => utility [patent_app_number] => 15/297661 [patent_app_country] => US [patent_app_date] => 2016-10-19 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 9 [patent_figures_cnt] => 14 [patent_no_of_words] => 4636 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 125 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15297661 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/297661
Stress relief MEMS structure and package Oct 18, 2016 Issued
Array ( [id] => 11959317 [patent_doc_number] => 20170263469 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-09-14 [patent_title] => 'SEMICONDUCTOR PACKAGE WITH SIDEWALL-PROTECTED RDL INTERPOSER' [patent_app_type] => utility [patent_app_number] => 15/296058 [patent_app_country] => US [patent_app_date] => 2016-10-18 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 7 [patent_figures_cnt] => 7 [patent_no_of_words] => 2389 [patent_no_of_claims] => 11 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15296058 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/296058
Semiconductor package with sidewall-protected RDL interposer Oct 17, 2016 Issued
Array ( [id] => 14955125 [patent_doc_number] => 10438841 [patent_country] => US [patent_kind] => B2 [patent_issue_date] => 2019-10-08 [patent_title] => Amorphous metal thin film nonlinear resistor [patent_app_type] => utility [patent_app_number] => 15/767994 [patent_app_country] => US [patent_app_date] => 2016-10-12 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 23 [patent_figures_cnt] => 31 [patent_no_of_words] => 8545 [patent_no_of_claims] => 14 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 97 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15767994 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/767994
Amorphous metal thin film nonlinear resistor Oct 11, 2016 Issued
Array ( [id] => 11753429 [patent_doc_number] => 09711447 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2017-07-18 [patent_title] => 'Self-aligned lithographic patterning with variable spacings' [patent_app_type] => utility [patent_app_number] => 15/290277 [patent_app_country] => US [patent_app_date] => 2016-10-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 5 [patent_figures_cnt] => 17 [patent_no_of_words] => 4350 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 2 [patent_words_short_claim] => 125 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15290277 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/290277
Self-aligned lithographic patterning with variable spacings Oct 10, 2016 Issued
Array ( [id] => 11847666 [patent_doc_number] => 09735224 [patent_country] => US [patent_kind] => B1 [patent_issue_date] => 2017-08-15 [patent_title] => 'Patterning magnetic films using self-stop electro-etching' [patent_app_type] => utility [patent_app_number] => 15/290469 [patent_app_country] => US [patent_app_date] => 2016-10-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 8 [patent_figures_cnt] => 18 [patent_no_of_words] => 5593 [patent_no_of_claims] => 20 [patent_no_of_ind_claims] => 3 [patent_words_short_claim] => 93 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => patent [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15290469 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/290469
Patterning magnetic films using self-stop electro-etching Oct 10, 2016 Issued
Array ( [id] => 11673957 [patent_doc_number] => 20170162681 [patent_country] => US [patent_kind] => A1 [patent_issue_date] => 2017-06-08 [patent_title] => 'IGBT' [patent_app_type] => utility [patent_app_number] => 15/290434 [patent_app_country] => US [patent_app_date] => 2016-10-11 [patent_effective_date] => 0000-00-00 [patent_drawing_sheets_cnt] => 10 [patent_figures_cnt] => 10 [patent_no_of_words] => 7255 [patent_no_of_claims] => 4 [patent_no_of_ind_claims] => 1 [patent_words_short_claim] => 0 [patent_maintenance] => 1 [patent_no_of_assignments] => 0 [patent_current_assignee] =>[type] => publication [pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 15290434 [rel_patent_id] =>[rel_patent_doc_number] =>)
15/290434
IGBT Oct 10, 2016 Issued
Menu