
Tuan A. Hoang
Examiner (ID: 16395, Phone: (571)270-0406 , Office: P/2896 )
| Most Active Art Unit | 2822 |
| Art Unit(s) | 2822, 2898, 2896 |
| Total Applications | 553 |
| Issued Applications | 361 |
| Pending Applications | 92 |
| Abandoned Applications | 131 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 18789600
[patent_doc_number] => 20230378294
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-23
[patent_title] => TRIPLE LAYER HIGH-K GATE DIELECTRIC STACK FOR WORKFUNCTION ENGINEERING
[patent_app_type] => utility
[patent_app_number] => 18/366410
[patent_app_country] => US
[patent_app_date] => 2023-08-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10681
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 198
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18366410
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/366410 | TRIPLE LAYER HIGH-K GATE DIELECTRIC STACK FOR WORKFUNCTION ENGINEERING | Aug 6, 2023 | Pending |
Array
(
[id] => 18812783
[patent_doc_number] => 20230387120
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-30
[patent_title] => SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/229682
[patent_app_country] => US
[patent_app_date] => 2023-08-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10712
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 82
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18229682
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/229682 | SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME | Aug 2, 2023 | Pending |
Array
(
[id] => 18821361
[patent_doc_number] => 20230395702
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-07
[patent_title] => MULTILAYER MASKING LAYER AND METHOD OF FORMING SAME
[patent_app_type] => utility
[patent_app_number] => 18/364352
[patent_app_country] => US
[patent_app_date] => 2023-08-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 15496
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 99
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18364352
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/364352 | MULTILAYER MASKING LAYER AND METHOD OF FORMING SAME | Aug 1, 2023 | Pending |
Array
(
[id] => 18789629
[patent_doc_number] => 20230378329
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-23
[patent_title] => CONTROLLED DOPING IN A GATE DIELECTRIC LAYER
[patent_app_type] => utility
[patent_app_number] => 18/362266
[patent_app_country] => US
[patent_app_date] => 2023-07-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10297
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 75
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18362266
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/362266 | CONTROLLED DOPING IN A GATE DIELECTRIC LAYER | Jul 30, 2023 | Pending |
Array
(
[id] => 18789416
[patent_doc_number] => 20230378078
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-23
[patent_title] => PACKAGE WITH FAN-OUT STRUCTURES
[patent_app_type] => utility
[patent_app_number] => 18/360656
[patent_app_country] => US
[patent_app_date] => 2023-07-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9289
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 60
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18360656
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/360656 | PACKAGE WITH FAN-OUT STRUCTURES | Jul 26, 2023 | Pending |
Array
(
[id] => 18774635
[patent_doc_number] => 20230369466
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-16
[patent_title] => METHOD FOR FORMING SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/357795
[patent_app_country] => US
[patent_app_date] => 2023-07-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8826
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 198
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18357795
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/357795 | Method for forming semiconductor device | Jul 23, 2023 | Issued |
Array
(
[id] => 18774638
[patent_doc_number] => 20230369469
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-16
[patent_title] => MULTI-GATE DEVICE AND RELATED METHODS
[patent_app_type] => utility
[patent_app_number] => 18/357464
[patent_app_country] => US
[patent_app_date] => 2023-07-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 10170
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 116
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18357464
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/357464 | MULTI-GATE DEVICE AND RELATED METHODS | Jul 23, 2023 | Issued |
Array
(
[id] => 18743579
[patent_doc_number] => 20230352567
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-02
[patent_title] => SEMICONDUCTOR DEVICE WITH VARYING NUMBERS OF CHANNEL LAYERS AND METHOD OF FABRICATION THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/349617
[patent_app_country] => US
[patent_app_date] => 2023-07-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12448
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 68
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18349617
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/349617 | SEMICONDUCTOR DEVICE WITH VARYING NUMBERS OF CHANNEL LAYERS AND METHOD OF FABRICATION THEREOF | Jul 9, 2023 | Pending |
Array
(
[id] => 18743494
[patent_doc_number] => 20230352482
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-02
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/348818
[patent_app_country] => US
[patent_app_date] => 2023-07-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7899
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 155
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18348818
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/348818 | SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME | Jul 6, 2023 | Issued |
Array
(
[id] => 18743494
[patent_doc_number] => 20230352482
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-02
[patent_title] => SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/348818
[patent_app_country] => US
[patent_app_date] => 2023-07-07
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 7899
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 155
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18348818
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/348818 | SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME | Jul 6, 2023 | Issued |
Array
(
[id] => 18743356
[patent_doc_number] => 20230352344
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-11-02
[patent_title] => Semiconductor Device and Method
[patent_app_type] => utility
[patent_app_number] => 18/344441
[patent_app_country] => US
[patent_app_date] => 2023-06-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9727
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 92
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18344441
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/344441 | Semiconductor device and method | Jun 28, 2023 | Issued |
Array
(
[id] => 18865953
[patent_doc_number] => 20230420390
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-12-28
[patent_title] => LEADFRAME WITH PAD ANCHORING MEMBERS AND METHOD OF FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/339615
[patent_app_country] => US
[patent_app_date] => 2023-06-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8557
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 59
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18339615
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/339615 | LEADFRAME WITH PAD ANCHORING MEMBERS AND METHOD OF FORMING THE SAME | Jun 21, 2023 | Pending |
Array
(
[id] => 18696538
[patent_doc_number] => 20230326978
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-10-12
[patent_title] => ETCH PROFILE CONTROL OF GATE CONTACT OPENING
[patent_app_type] => utility
[patent_app_number] => 18/329472
[patent_app_country] => US
[patent_app_date] => 2023-06-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16156
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 106
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18329472
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/329472 | ETCH PROFILE CONTROL OF GATE CONTACT OPENING | Jun 4, 2023 | Pending |
Array
(
[id] => 18696538
[patent_doc_number] => 20230326978
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-10-12
[patent_title] => ETCH PROFILE CONTROL OF GATE CONTACT OPENING
[patent_app_type] => utility
[patent_app_number] => 18/329472
[patent_app_country] => US
[patent_app_date] => 2023-06-05
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16156
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 106
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18329472
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/329472 | ETCH PROFILE CONTROL OF GATE CONTACT OPENING | Jun 4, 2023 | Pending |
Array
(
[id] => 18631960
[patent_doc_number] => 20230290865
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-09-14
[patent_title] => SEMICONDUCTOR STRUCTURE AND FORMING METHOD THEREOF
[patent_app_type] => utility
[patent_app_number] => 18/198338
[patent_app_country] => US
[patent_app_date] => 2023-05-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 11992
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -6
[patent_words_short_claim] => 67
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18198338
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/198338 | SEMICONDUCTOR STRUCTURE AND FORMING METHOD THEREOF | May 16, 2023 | Pending |
Array
(
[id] => 19335656
[patent_doc_number] => 20240250086
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-07-25
[patent_title] => P-DIPOLE MATERIAL FOR STACKED TRANSISTORS
[patent_app_type] => utility
[patent_app_number] => 18/316146
[patent_app_country] => US
[patent_app_date] => 2023-05-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14933
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 96
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18316146
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/316146 | P-DIPOLE MATERIAL FOR STACKED TRANSISTORS | May 10, 2023 | Pending |
Array
(
[id] => 19335656
[patent_doc_number] => 20240250086
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-07-25
[patent_title] => P-DIPOLE MATERIAL FOR STACKED TRANSISTORS
[patent_app_type] => utility
[patent_app_number] => 18/316146
[patent_app_country] => US
[patent_app_date] => 2023-05-11
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14933
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 96
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18316146
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/316146 | P-DIPOLE MATERIAL FOR STACKED TRANSISTORS | May 10, 2023 | Pending |
Array
(
[id] => 19335513
[patent_doc_number] => 20240249943
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-07-25
[patent_title] => N-DIPOLE MATERIAL FOR STACKED TRANSISTORS
[patent_app_type] => utility
[patent_app_number] => 18/315232
[patent_app_country] => US
[patent_app_date] => 2023-05-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 15613
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 96
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18315232
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/315232 | N-DIPOLE MATERIAL FOR STACKED TRANSISTORS | May 9, 2023 | Pending |
Array
(
[id] => 18615780
[patent_doc_number] => 20230282519
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-09-07
[patent_title] => SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/195351
[patent_app_country] => US
[patent_app_date] => 2023-05-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12163
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 188
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18195351
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/195351 | SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME | May 8, 2023 | Pending |
Array
(
[id] => 18615780
[patent_doc_number] => 20230282519
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-09-07
[patent_title] => SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/195351
[patent_app_country] => US
[patent_app_date] => 2023-05-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12163
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 188
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18195351
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/195351 | SEMICONDUCTOR DEVICE STRUCTURE AND METHODS OF FORMING THE SAME | May 8, 2023 | Pending |