
Uyen Tran Smet
Examiner (ID: 10372, Phone: (571)272-2267 , Office: P/2824 )
| Most Active Art Unit | 2824 |
| Art Unit(s) | 2824 |
| Total Applications | 744 |
| Issued Applications | 657 |
| Pending Applications | 59 |
| Abandoned Applications | 42 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 17900496
[patent_doc_number] => 20220310158
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-09-29
[patent_title] => ALL LEVELS DYNAMIC START VOLTAGE PROGRAMMING OF A MEMORY DEVICE IN A MEMORY SUB-SYSTEM
[patent_app_type] => utility
[patent_app_number] => 17/301139
[patent_app_country] => US
[patent_app_date] => 2021-03-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8881
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 138
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17301139
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/301139 | All levels dynamic start voltage programming of a memory device in a memory sub-system | Mar 25, 2021 | Issued |
Array
(
[id] => 18528533
[patent_doc_number] => 11715531
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-08-01
[patent_title] => Open block management using storage charge loss margin checking
[patent_app_type] => utility
[patent_app_number] => 17/210713
[patent_app_country] => US
[patent_app_date] => 2021-03-24
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 4
[patent_figures_cnt] => 4
[patent_no_of_words] => 6483
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 136
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17210713
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/210713 | Open block management using storage charge loss margin checking | Mar 23, 2021 | Issued |
Array
(
[id] => 17493250
[patent_doc_number] => 11282560
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-03-22
[patent_title] => Temperature-based access timing for a memory device
[patent_app_type] => utility
[patent_app_number] => 17/208433
[patent_app_country] => US
[patent_app_date] => 2021-03-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 10
[patent_figures_cnt] => 12
[patent_no_of_words] => 21106
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 90
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17208433
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/208433 | Temperature-based access timing for a memory device | Mar 21, 2021 | Issued |
Array
(
[id] => 18623572
[patent_doc_number] => 11756625
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-09-12
[patent_title] => Adaptive temperature compensation for memory devices
[patent_app_type] => utility
[patent_app_number] => 17/200591
[patent_app_country] => US
[patent_app_date] => 2021-03-12
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 8
[patent_figures_cnt] => 9
[patent_no_of_words] => 8558
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 130
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17200591
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/200591 | Adaptive temperature compensation for memory devices | Mar 11, 2021 | Issued |
Array
(
[id] => 17908425
[patent_doc_number] => 11462285
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-10-04
[patent_title] => Memory device and method of operating the memory device
[patent_app_type] => utility
[patent_app_number] => 17/197957
[patent_app_country] => US
[patent_app_date] => 2021-03-10
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 13
[patent_no_of_words] => 11641
[patent_no_of_claims] => 13
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 158
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17197957
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/197957 | Memory device and method of operating the memory device | Mar 9, 2021 | Issued |
Array
(
[id] => 17870460
[patent_doc_number] => 20220293197
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-09-15
[patent_title] => COUNTERMEASURES FOR PERIODIC OVER PROGRAMMING FOR NON-VOLATILE MEMORY
[patent_app_type] => utility
[patent_app_number] => 17/195878
[patent_app_country] => US
[patent_app_date] => 2021-03-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 17239
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17195878
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/195878 | Countermeasures for periodic over programming for non-volatile memory | Mar 8, 2021 | Issued |
Array
(
[id] => 18219320
[patent_doc_number] => 11594266
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-02-28
[patent_title] => Operating method for semiconductor circuit
[patent_app_type] => utility
[patent_app_number] => 17/195712
[patent_app_country] => US
[patent_app_date] => 2021-03-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 9
[patent_no_of_words] => 3482
[patent_no_of_claims] => 12
[patent_no_of_ind_claims] => 1
[patent_words_short_claim] => 169
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17195712
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/195712 | Operating method for semiconductor circuit | Mar 8, 2021 | Issued |
Array
(
[id] => 17854921
[patent_doc_number] => 20220284964
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-09-08
[patent_title] => PEAK CURRENT AND PROGRAM TIME OPTIMIZATION THROUGH LOOP DEPENDENT VOLTAGE RAMP TARGET AND TIMING CONTROL
[patent_app_type] => utility
[patent_app_number] => 17/191153
[patent_app_country] => US
[patent_app_date] => 2021-03-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 24523
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -14
[patent_words_short_claim] => 2
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17191153
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/191153 | Peak current and program time optimization through loop dependent voltage ramp target and timing control | Mar 2, 2021 | Issued |
Array
(
[id] => 19168263
[patent_doc_number] => 11984174
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2024-05-14
[patent_title] => Accelerating configuration updates for memory devices
[patent_app_type] => utility
[patent_app_number] => 17/249448
[patent_app_country] => US
[patent_app_date] => 2021-03-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 5
[patent_figures_cnt] => 5
[patent_no_of_words] => 8474
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 125
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17249448
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/249448 | Accelerating configuration updates for memory devices | Mar 1, 2021 | Issued |
Array
(
[id] => 17389092
[patent_doc_number] => 20220036944
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-02-03
[patent_title] => STORAGE DEVICE AND METHOD OF OPERATING THE STORAGE DEVICE
[patent_app_type] => utility
[patent_app_number] => 17/187526
[patent_app_country] => US
[patent_app_date] => 2021-02-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16087
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -36
[patent_words_short_claim] => 111
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17187526
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/187526 | Storage device and method of operating the storage device | Feb 25, 2021 | Issued |
Array
(
[id] => 17224487
[patent_doc_number] => 11176997
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2021-11-16
[patent_title] => Memory cell
[patent_app_type] => utility
[patent_app_number] => 17/186539
[patent_app_country] => US
[patent_app_date] => 2021-02-26
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 11
[patent_figures_cnt] => 11
[patent_no_of_words] => 5418
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 88
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17186539
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/186539 | Memory cell | Feb 25, 2021 | Issued |
Array
(
[id] => 18480995
[patent_doc_number] => 11694746
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-07-04
[patent_title] => Semiconductor storage device
[patent_app_type] => utility
[patent_app_number] => 17/184980
[patent_app_country] => US
[patent_app_date] => 2021-02-25
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 30
[patent_figures_cnt] => 31
[patent_no_of_words] => 16045
[patent_no_of_claims] => 11
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 204
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17184980
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/184980 | Semiconductor storage device | Feb 24, 2021 | Issued |
Array
(
[id] => 18528537
[patent_doc_number] => 11715535
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-08-01
[patent_title] => Semiconductor storage device
[patent_app_type] => utility
[patent_app_number] => 17/181660
[patent_app_country] => US
[patent_app_date] => 2021-02-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 19
[patent_figures_cnt] => 26
[patent_no_of_words] => 12569
[patent_no_of_claims] => 17
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 281
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17181660
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/181660 | Semiconductor storage device | Feb 21, 2021 | Issued |
Array
(
[id] => 18357940
[patent_doc_number] => 11646347
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-05-09
[patent_title] => Semiconductor device having transistors in which source/drain regions are shared
[patent_app_type] => utility
[patent_app_number] => 17/179198
[patent_app_country] => US
[patent_app_date] => 2021-02-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 6
[patent_no_of_words] => 4379
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 10
[patent_words_short_claim] => 109
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17179198
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/179198 | Semiconductor device having transistors in which source/drain regions are shared | Feb 17, 2021 | Issued |
Array
(
[id] => 18347432
[patent_doc_number] => 20230135542
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2023-05-04
[patent_title] => CONSTANT VOLTAGE GENERATION CIRCUIT
[patent_app_type] => utility
[patent_app_number] => 17/798619
[patent_app_country] => US
[patent_app_date] => 2021-02-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6549
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 38
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17798619
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/798619 | CONSTANT VOLTAGE GENERATION CIRCUIT | Feb 8, 2021 | Abandoned |
Array
(
[id] => 18304248
[patent_doc_number] => 11626160
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-04-11
[patent_title] => Dynamic sense node voltage to compensate for variances when sensing threshold voltages of memory cells
[patent_app_type] => utility
[patent_app_number] => 17/166612
[patent_app_country] => US
[patent_app_date] => 2021-02-03
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 26
[patent_figures_cnt] => 29
[patent_no_of_words] => 22286
[patent_no_of_claims] => 18
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 158
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17166612
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/166612 | Dynamic sense node voltage to compensate for variances when sensing threshold voltages of memory cells | Feb 2, 2021 | Issued |
Array
(
[id] => 18548045
[patent_doc_number] => 11721403
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2023-08-08
[patent_title] => Method of programming and verifying memory device and related memory device
[patent_app_type] => utility
[patent_app_number] => 17/164795
[patent_app_country] => US
[patent_app_date] => 2021-02-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 6
[patent_figures_cnt] => 8
[patent_no_of_words] => 5127
[patent_no_of_claims] => 16
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 123
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17164795
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/164795 | Method of programming and verifying memory device and related memory device | Jan 31, 2021 | Issued |
Array
(
[id] => 17779857
[patent_doc_number] => 20220246207
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2022-08-04
[patent_title] => ERROR AVOIDANCE BASED ON VOLTAGE DISTRIBUTION PARAMETERS
[patent_app_type] => utility
[patent_app_number] => 17/164636
[patent_app_country] => US
[patent_app_date] => 2021-02-01
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 14780
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 94
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17164636
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/164636 | Error avoidance based on voltage distribution parameters | Jan 31, 2021 | Issued |
Array
(
[id] => 17818365
[patent_doc_number] => 11423986
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2022-08-23
[patent_title] => Semiconductor memory device and method of operating the semiconductor memory device
[patent_app_type] => utility
[patent_app_number] => 17/160015
[patent_app_country] => US
[patent_app_date] => 2021-01-27
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 15
[patent_no_of_words] => 14772
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 177
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17160015
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/160015 | Semiconductor memory device and method of operating the semiconductor memory device | Jan 26, 2021 | Issued |
Array
(
[id] => 17277685
[patent_doc_number] => 20210383883
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2021-12-09
[patent_title] => MEMORY CIRCUIT AND METHOD OF OPERATING SAME
[patent_app_type] => utility
[patent_app_number] => 17/154576
[patent_app_country] => US
[patent_app_date] => 2021-01-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 16245
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 84
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 17154576
[rel_patent_id] =>[rel_patent_doc_number] =>) 17/154576 | Memory circuit and method of operating same | Jan 20, 2021 | Issued |