
Viren A. Thakur
Examiner (ID: 7657, Phone: (571)272-6694 , Office: P/1792 )
| Most Active Art Unit | 1792 |
| Art Unit(s) | 1794, 1792, 1782, 1761 |
| Total Applications | 1003 |
| Issued Applications | 117 |
| Pending Applications | 125 |
| Abandoned Applications | 778 |
Applications
| Application number | Title of the application | Filing Date | Status |
|---|---|---|---|
Array
(
[id] => 19943651
[patent_doc_number] => 12315787
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-05-27
[patent_title] => Embedded semiconductor packages and methods thereof
[patent_app_type] => utility
[patent_app_number] => 18/678251
[patent_app_country] => US
[patent_app_date] => 2024-05-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 12
[patent_figures_cnt] => 27
[patent_no_of_words] => 8120
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 207
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18678251
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/678251 | Embedded semiconductor packages and methods thereof | May 29, 2024 | Issued |
Array
(
[id] => 19407192
[patent_doc_number] => 20240290703
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-29
[patent_title] => CHIP PACKAGE STRUCTURE INCLUDING A SILICON SUBSTRATE INTERPOSER AND METHODS FOR FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/658006
[patent_app_country] => US
[patent_app_date] => 2024-05-08
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 13681
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 87
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18658006
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/658006 | CHIP PACKAGE STRUCTURE INCLUDING A SILICON SUBSTRATE INTERPOSER AND METHODS FOR FORMING THE SAME | May 7, 2024 | Pending |
Array
(
[id] => 19436230
[patent_doc_number] => 20240304728
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-12
[patent_title] => SEMICONDUCTOR DEVICE
[patent_app_type] => utility
[patent_app_number] => 18/638997
[patent_app_country] => US
[patent_app_date] => 2024-04-18
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 39057
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => 0
[patent_words_short_claim] => 222
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18638997
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/638997 | Semiconductor device | Apr 17, 2024 | Issued |
Array
(
[id] => 19420968
[patent_doc_number] => 20240297092
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-05
[patent_title] => PACKAGE STRUCTURE OF CHIP AND INTEGRATED HEAT SPREADER
[patent_app_type] => utility
[patent_app_number] => 18/582671
[patent_app_country] => US
[patent_app_date] => 2024-02-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 1868
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -9
[patent_words_short_claim] => 97
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18582671
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/582671 | PACKAGE STRUCTURE OF CHIP AND INTEGRATED HEAT SPREADER | Feb 20, 2024 | Pending |
Array
(
[id] => 20183948
[patent_doc_number] => 20250267906
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-08-21
[patent_title] => SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/582429
[patent_app_country] => US
[patent_app_date] => 2024-02-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 6066
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 148
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18582429
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/582429 | SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING THE SAME | Feb 19, 2024 | Pending |
Array
(
[id] => 20055864
[patent_doc_number] => 20250194086
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-06-12
[patent_title] => METHOD OF MAKING MEMORY CELLS, TRANSISTOR DEVICES AND LOGIC DEVICES ON SILICON-ON-INSULATOR SUBSTRATE
[patent_app_type] => utility
[patent_app_number] => 18/582612
[patent_app_country] => US
[patent_app_date] => 2024-02-20
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 0
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -4
[patent_words_short_claim] => 264
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18582612
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/582612 | METHOD OF MAKING MEMORY CELLS, TRANSISTOR DEVICES AND LOGIC DEVICES ON SILICON-ON-INSULATOR SUBSTRATE | Feb 19, 2024 | Pending |
Array
(
[id] => 19366171
[patent_doc_number] => 20240268205
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-08-08
[patent_title] => OLED STRUCTURE AND PROCESS BASED ON PIXEL PASSIVATION BY REMOVING OLED STACK OVER HEAT ABSORBENT STRUCTURES
[patent_app_type] => utility
[patent_app_number] => 18/431001
[patent_app_country] => US
[patent_app_date] => 2024-02-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 5576
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 159
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18431001
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/431001 | OLED STRUCTURE AND PROCESS BASED ON PIXEL PASSIVATION BY REMOVING OLED STACK OVER HEAT ABSORBENT STRUCTURES | Feb 1, 2024 | Pending |
Array
(
[id] => 19421116
[patent_doc_number] => 20240297240
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-05
[patent_title] => SPLIT-GATE TRENCH POWER MOSFET WITH THICK POLY-TO-POLY ISOLATION
[patent_app_type] => utility
[patent_app_number] => 18/428306
[patent_app_country] => US
[patent_app_date] => 2024-01-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4383
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 145
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18428306
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/428306 | SPLIT-GATE TRENCH POWER MOSFET WITH THICK POLY-TO-POLY ISOLATION | Jan 30, 2024 | Pending |
Array
(
[id] => 19634793
[patent_doc_number] => 20240413242
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-12-12
[patent_title] => LASER ANNEAL FORMED NANOSHEET LDMOS TRANSISTOR
[patent_app_type] => utility
[patent_app_number] => 18/429228
[patent_app_country] => US
[patent_app_date] => 2024-01-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8651
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -19
[patent_words_short_claim] => 36
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18429228
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/429228 | LASER ANNEAL FORMED NANOSHEET LDMOS TRANSISTOR | Jan 30, 2024 | Pending |
Array
(
[id] => 20098107
[patent_doc_number] => 20250228043
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-07-10
[patent_title] => TRANSFERRABLE POLYCHROMIC microLEDs
[patent_app_type] => utility
[patent_app_number] => 18/408016
[patent_app_country] => US
[patent_app_date] => 2024-01-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 3490
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 72
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18408016
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/408016 | TRANSFERRABLE POLYCHROMIC microLEDs | Jan 8, 2024 | Pending |
Array
(
[id] => 19437972
[patent_doc_number] => 20240306470
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-12
[patent_title] => DISPLAY PANEL AND METHOD OF MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/408087
[patent_app_country] => US
[patent_app_date] => 2024-01-09
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 12995
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 109
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18408087
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/408087 | DISPLAY PANEL AND METHOD OF MANUFACTURING THE SAME | Jan 8, 2024 | Pending |
Array
(
[id] => 20305426
[patent_doc_number] => 12451426
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-10-21
[patent_title] => Conductive traces in semiconductor devices and methods of forming same
[patent_app_type] => utility
[patent_app_number] => 18/401815
[patent_app_country] => US
[patent_app_date] => 2024-01-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 13
[patent_figures_cnt] => 24
[patent_no_of_words] => 1061
[patent_no_of_claims] => 19
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 149
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18401815
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/401815 | Conductive traces in semiconductor devices and methods of forming same | Jan 1, 2024 | Issued |
Array
(
[id] => 19285921
[patent_doc_number] => 20240222398
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-07-04
[patent_title] => ARRAY SUBSTRATE AND METHOD FOR MANUFACTURING THE SAME
[patent_app_type] => utility
[patent_app_number] => 18/542197
[patent_app_country] => US
[patent_app_date] => 2023-12-15
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 4814
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -18
[patent_words_short_claim] => 236
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18542197
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/542197 | ARRAY SUBSTRATE AND METHOD FOR MANUFACTURING THE SAME | Dec 14, 2023 | Pending |
Array
(
[id] => 20509259
[patent_doc_number] => 12543552
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2026-02-03
[patent_title] => Semiconductor device structure with conductive bumps
[patent_app_type] => utility
[patent_app_number] => 18/522622
[patent_app_country] => US
[patent_app_date] => 2023-11-29
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 18
[patent_figures_cnt] => 26
[patent_no_of_words] => 6351
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 105
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18522622
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/522622 | Semiconductor device structure with conductive bumps | Nov 28, 2023 | Issued |
Array
(
[id] => 19038255
[patent_doc_number] => 20240088070
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-03-14
[patent_title] => PACKAGE STRUCTURE
[patent_app_type] => utility
[patent_app_number] => 18/516974
[patent_app_country] => US
[patent_app_date] => 2023-11-22
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9090
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 76
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18516974
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/516974 | Package structure | Nov 21, 2023 | Issued |
Array
(
[id] => 19900309
[patent_doc_number] => 12278249
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-04-15
[patent_title] => Wave guide filter for semiconductor imaging devices
[patent_app_type] => utility
[patent_app_number] => 18/515829
[patent_app_country] => US
[patent_app_date] => 2023-11-21
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 24
[patent_no_of_words] => 5579
[patent_no_of_claims] => 20
[patent_no_of_ind_claims] => 3
[patent_words_short_claim] => 117
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18515829
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/515829 | Wave guide filter for semiconductor imaging devices | Nov 20, 2023 | Issued |
Array
(
[id] => 20305441
[patent_doc_number] => 12451441
[patent_country] => US
[patent_kind] => B2
[patent_issue_date] => 2025-10-21
[patent_title] => Semiconductor device having EMI shielding structure and related methods
[patent_app_type] => utility
[patent_app_number] => 18/512301
[patent_app_country] => US
[patent_app_date] => 2023-11-17
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 14
[patent_figures_cnt] => 28
[patent_no_of_words] => 5565
[patent_no_of_claims] => 17
[patent_no_of_ind_claims] => 2
[patent_words_short_claim] => 262
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => patent
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18512301
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/512301 | Semiconductor device having EMI shielding structure and related methods | Nov 16, 2023 | Issued |
Array
(
[id] => 20013406
[patent_doc_number] => 20250151628
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2025-05-08
[patent_title] => Mn-Sb COMPOUNDS FOR MAGNETIC RANDOM ACCESS MEMORY FREE LAYER
[patent_app_type] => utility
[patent_app_number] => 18/500692
[patent_app_country] => US
[patent_app_date] => 2023-11-02
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 2095
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -16
[patent_words_short_claim] => 38
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18500692
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/500692 | Mn-Sb COMPOUNDS FOR MAGNETIC RANDOM ACCESS MEMORY FREE LAYER | Nov 1, 2023 | Pending |
Array
(
[id] => 18991363
[patent_doc_number] => 20240063332
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-02-22
[patent_title] => NITRIDE SEMICONDUCTOR ELEMENT AND METHOD OF MANUFACTURING NITRIDE SEMICONDUCTOR ELEMENT
[patent_app_type] => utility
[patent_app_number] => 18/498880
[patent_app_country] => US
[patent_app_date] => 2023-10-31
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 9347
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 175
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18498880
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/498880 | NITRIDE SEMICONDUCTOR ELEMENT AND METHOD OF MANUFACTURING NITRIDE SEMICONDUCTOR ELEMENT | Oct 30, 2023 | Pending |
Array
(
[id] => 19452844
[patent_doc_number] => 20240312974
[patent_country] => US
[patent_kind] => A1
[patent_issue_date] => 2024-09-19
[patent_title] => SEMICONDUCTOR PACKAGE
[patent_app_type] => utility
[patent_app_number] => 18/497672
[patent_app_country] => US
[patent_app_date] => 2023-10-30
[patent_effective_date] => 0000-00-00
[patent_drawing_sheets_cnt] => 0
[patent_figures_cnt] => 0
[patent_no_of_words] => 8116
[patent_no_of_claims] => 0
[patent_no_of_ind_claims] => -17
[patent_words_short_claim] => 127
[patent_maintenance] => 1
[patent_no_of_assignments] => 0
[patent_current_assignee] =>[type] => publication
[pdf_file] =>[firstpage_image] =>[orig_patent_app_number] => 18497672
[rel_patent_id] =>[rel_patent_doc_number] =>) 18/497672 | SEMICONDUCTOR PACKAGE | Oct 29, 2023 | Pending |